1998

Optimizing Orthogonal Persistence for Java (M.S. Thesis)

Kumar Jagadeeshwaraiah Brahnmath

Report Number:
98-016

http://docs.lib.purdue.edu/cstech/1405

This document has been made available through Purdue e-Pubs, a service of the Purdue University Libraries. Please contact epubs@purdue.edu for additional information.
OPTIMIZING ORTHOGONAL PERSISTENCE FOR JAVA

Kumar Brahmmath

Department of Computer Sciences
Purdue University
West Lafayette, IN 47907

CSD-TR #98-016
May 1998
(Master's Thesis)
OPTIMIZING ORTHOGONAL PERSISTENCE FOR JAVA

A Thesis

Submitted to the Faculty

of

Purdue University

by

Kumar Jagadeeshwaraiah Brahnmath

In Partial Fulfillment of the

Requirements for the Degree

of

Master of Science

May 1998

REVISED May 15, 1998
To Rachel
ACKNOWLEDGMENTS

Thanks to my advisor Antony Hosking, who was responsible for getting me interested in persistent systems and who has been a cheerful guide and teacher throughout my time at Purdue. Thanks to my committee members Jens Palsberg and Aditya Mathur. Thanks to Nate Nystrom for providing invaluable assistance in understanding BLOAT. Thanks to all the members of the lab: Gustavo, Mike, Aria, Anshul and Raghu. Thanks to the PJama group at Glasgow and Sunlabs. Thanks to my wife Rachel for her loving support and thanks to my parents and Giri, who gave me support from afar. Thanks to Lyle, Judy, Eli and Dani for everything they have done for me.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>LIST OF TABLES</td>
<td>vii</td>
</tr>
<tr>
<td>LIST OF FIGURES</td>
<td>viii</td>
</tr>
<tr>
<td>ABSTRACT</td>
<td>ix</td>
</tr>
<tr>
<td>1 INTRODUCTION</td>
<td>1</td>
</tr>
<tr>
<td>1.1 Orthogonal persistence</td>
<td>2</td>
</tr>
<tr>
<td>1.2 Overheads of persistence</td>
<td>3</td>
</tr>
<tr>
<td>1.3 Persistence optimizations</td>
<td>4</td>
</tr>
<tr>
<td>1.4 Contributions</td>
<td>5</td>
</tr>
<tr>
<td>1.5 Overview</td>
<td>5</td>
</tr>
<tr>
<td>2 OPTIMIZING ORTHOGONAL PERSISTENCE</td>
<td>6</td>
</tr>
<tr>
<td>2.1 Read barriers</td>
<td>6</td>
</tr>
<tr>
<td>2.2 Write barriers</td>
<td>7</td>
</tr>
<tr>
<td>2.3 Swizzle barriers</td>
<td>7</td>
</tr>
<tr>
<td>2.3.1 Swizzle policies</td>
<td>7</td>
</tr>
<tr>
<td>2.3.2 Detecting and handling object faults</td>
<td>8</td>
</tr>
<tr>
<td>2.4 Barrier redundancy</td>
<td>10</td>
</tr>
<tr>
<td>2.5 Barrier optimizations</td>
<td>11</td>
</tr>
<tr>
<td>2.5.1 Read and write barrier optimization</td>
<td>11</td>
</tr>
<tr>
<td>2.5.2 Range swizzle optimization</td>
<td>12</td>
</tr>
</tbody>
</table>
3 ANALYSIS AND OPTIMIZATION ........................................ 14
  3.1 Background ....................................................... 14
    3.1.1 Induction variables .................................. 14
    3.1.2 Terminology ............................................ 14
    3.1.3 Sequence variables .................................. 16
    3.1.4 Control flow graphs .................................. 17
    3.1.5 Loops and loop inversion ............................ 18
    3.1.6 SSA form ............................................... 19
    3.1.7 Demand-driven SSA graph ............................ 20
  3.2 PRE over access path expressions ........................... 21
    3.2.1 Terminology and notation ........................... 22
    3.2.2 Barrier optimizations ................................ 24
  3.3 Type-based alias analysis ................................... 25
  3.4 Partial redundancy elimination ............................ 26
    3.4.1 Java constraints on optimization .................. 29
  3.5 Demand-driven induction variable analysis (DIVA) ....... 29
    3.5.1 Cycles in SSA graphs ................................ 29
    3.5.2 Detecting sequences .................................. 30
    3.5.3 Tarjan's algorithm .................................... 30
  3.6 Range swizzle optimizations with DIVA .................... 31
    3.6.1 Classifying sequences ................................ 32
    3.6.2 Well-behaved loops ................................. 33
    3.6.3 Hoisting swizzle barriers ............................ 34
  4 IMPLEMENTATION ................................................. 35
    4.1 The PJama persistent system .............................. 35
      4.1.1 Architecture of PJama .............................. 35
      4.1.2 Swizzling in PJama ................................. 37
<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.1.3 Array swizzling</td>
<td>38</td>
</tr>
<tr>
<td>4.2 Implementation of persistence optimizations</td>
<td>38</td>
</tr>
<tr>
<td>4.2.1 Bytecode-to-bytecode class transformation</td>
<td>39</td>
</tr>
<tr>
<td>4.2.2 Read and write barrier optimization for PJama</td>
<td>40</td>
</tr>
<tr>
<td>4.2.3 Range swizzle optimization for PJama</td>
<td>42</td>
</tr>
<tr>
<td>4.2.4 Cache management</td>
<td>42</td>
</tr>
<tr>
<td>5 EXPERIMENTS</td>
<td>44</td>
</tr>
<tr>
<td>5.1 Read and write barrier optimization</td>
<td>44</td>
</tr>
<tr>
<td>5.1.1 Benchmarks</td>
<td>44</td>
</tr>
<tr>
<td>5.1.2 Metrics</td>
<td>46</td>
</tr>
<tr>
<td>5.1.3 Results</td>
<td>46</td>
</tr>
<tr>
<td>5.2 Range swizzle optimization</td>
<td>47</td>
</tr>
<tr>
<td>5.2.1 Benchmarks</td>
<td>47</td>
</tr>
<tr>
<td>5.2.2 Results</td>
<td>48</td>
</tr>
<tr>
<td>5.3 Conclusions</td>
<td>48</td>
</tr>
<tr>
<td>5.4 Future work</td>
<td>49</td>
</tr>
<tr>
<td>5.4.1 Persistence-enabled optimizations</td>
<td>50</td>
</tr>
<tr>
<td>5.4.2 Persistence-enabling optimizations</td>
<td>50</td>
</tr>
<tr>
<td>BIBLIOGRAPHY</td>
<td>51</td>
</tr>
<tr>
<td>Table</td>
<td>Page</td>
</tr>
<tr>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>2.1</td>
<td>Barrier expressions</td>
</tr>
<tr>
<td>3.1</td>
<td>Access expressions</td>
</tr>
<tr>
<td>3.2</td>
<td>Intermediate representation for access expressions</td>
</tr>
<tr>
<td>3.3</td>
<td>$FieldTypeDecl(AP_1, AP_2)$</td>
</tr>
<tr>
<td>3.4</td>
<td>Classification of SCCs based on frequency of operations</td>
</tr>
<tr>
<td>4.1</td>
<td>Bytecodes requiring barriers</td>
</tr>
<tr>
<td>4.2</td>
<td>New read and write barrier bytecodes</td>
</tr>
<tr>
<td>4.3</td>
<td>New swizzle barrier bytecodes</td>
</tr>
<tr>
<td>5.1</td>
<td>Small OO7 database configuration</td>
</tr>
<tr>
<td>5.2</td>
<td>Results of read barrier optimizations</td>
</tr>
<tr>
<td>5.3</td>
<td>Results of write barrier optimizations</td>
</tr>
<tr>
<td>5.4</td>
<td>Results of range swizzle optimizations</td>
</tr>
</tbody>
</table>
# LIST OF FIGURES

<table>
<thead>
<tr>
<th>Figure</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1 Edge Marking</td>
<td>9</td>
</tr>
<tr>
<td>2.2 Node Marking</td>
<td>10</td>
</tr>
<tr>
<td>2.3 A loop with swizzle barriers</td>
<td>13</td>
</tr>
<tr>
<td>2.4 After range swizzle optimization</td>
<td>13</td>
</tr>
<tr>
<td>3.1 Basic sequence variable</td>
<td>15</td>
</tr>
<tr>
<td>3.2 Basic loop counter</td>
<td>15</td>
</tr>
<tr>
<td>3.3 Sequence variable lattice</td>
<td>18</td>
</tr>
<tr>
<td>3.4 Loop representation in the CFG</td>
<td>19</td>
</tr>
<tr>
<td>3.5 Loop inversion and Hoisting</td>
<td>20</td>
</tr>
<tr>
<td>3.6 Loop representation in the SSA form</td>
<td>21</td>
</tr>
<tr>
<td>3.7 Demand-driven SSA graph</td>
<td>22</td>
</tr>
<tr>
<td>3.8 PRE for arithmetic expressions</td>
<td>27</td>
</tr>
<tr>
<td>3.9 PRE for access expressions</td>
<td>27</td>
</tr>
<tr>
<td>3.10 PRE for barrier expressions</td>
<td>28</td>
</tr>
<tr>
<td>3.11 SCC classification</td>
<td>31</td>
</tr>
<tr>
<td>3.12 SCC classification (cont.)</td>
<td>32</td>
</tr>
<tr>
<td>3.13 SCC classification (cont.)</td>
<td>33</td>
</tr>
<tr>
<td>3.14 A well-behaved loop</td>
<td>34</td>
</tr>
<tr>
<td>4.1 PJama's Object Cache Architecture</td>
<td>36</td>
</tr>
</tbody>
</table>
ABSTRACT


Persistent programming languages provide object persistence across program invocations, by treating volatile memory as a cache for stable storage. Orthogonal persistence allows any object to be potentially persistent, without any restriction on its type. Adding orthogonal persistence to a language environment presents several performance-related challenges. This work is aimed at reducing the various overheads associated with orthogonal persistence. The costs being targeted are read barriers, write barriers and swizzle barriers. A read barrier checks the cache residency of the target object while a write barrier marks the target as dirty in the cache. Many of these read and write barriers are redundant, and applying partial redundancy elimination of pointer-based access path expressions can be very beneficial in eliminating them. Swizzling is the translation of an object reference from an external, persistent format to an internal, transient format; a swizzle barrier checks and makes sure that a reference is swizzled. Swizzle barriers have the added overhead that they are usually associated with iteration over container objects like arrays. Hence, there is a need for an additional optimization to merge multiple swizzle barriers into one inclusive barrier. By induction variable analysis, the bounds of a variable being used to loop through an array can be determined. We exploit this information to develop a range swizzle optimization technique to reduce the overhead of swizzle barriers. We have implemented our analysis and optimization framework for an orthogonally persistent Java system. In experiments performed on several benchmarks and applications, our optimizations eliminated on average 83 percent of read barriers, 25 percent of write barriers and 66 percent of swizzle barriers.
INTRODUCTION

Thesis statement:

The overheads of orthogonal persistence can be reduced significantly by program analysis and optimization.

The traditional model of system development has been to write application programs in general-purpose programming languages, which create and manipulate data structures, interacting with the users of the system. Long-term storage for non-transient data is usually provided either via raw operating system files or a database management system (DBMS). The data types provided by the language and those created by the programmer usually do not translate directly into the file system or the DBMS world. Thus programmers must provide routines to perform this translation or utilize existing middle-ware which provides that functionality. In both cases, an artificial barrier is erected between the program in volatile memory and the data it needs, stored away in the labyrinth of the file system or DBMS. Hand-coded translation is error-prone since type safety and integrity cannot be guaranteed, thus decreasing system reliability and complicating extension and maintenance. With the growing use of object-oriented languages, there is also the added complexity of translating from the language object model to the DBMS (e.g. relational) data model and vice versa. This is difficult since there is no natural mapping between the two. All these complexities lead to an impedance mismatch [Copeland and Maier 1984] between application programming languages and the data storage subsystem.

Persistent programming languages have been designed with the explicit goal of erasing these barriers and provide a natural, safe interface to data, regardless of where it is located and orthogonal to its type. The Java™ programming language, with its regular structure and safety features, provides a good platform for persistence [Moss and Hosking 1996].
One such prototype is the system implemented at the University of Glasgow to support orthogonal persistence for Java [Atkinson et al. 1996]. Other efforts are also underway [Wileden et al. 1996; Garthwaite and Nettles 1996]. The key challenge now is to minimize the overheads of persistence, thereby making it a viable medium for system development. This thesis demonstrates a significant reduction of the overheads of orthogonal persistence by a combination of program analysis and optimization techniques.

1.1 Orthogonal persistence

A persistent system [Atkinson and Morrison 1995] treats permanent storage as a stable extension of volatile memory, in which objects may be dynamically allocated, but which persists from one program invocation to the next. A persistent programming language and object store together preserve object identity: every object has a unique identifier (in essence an address, possibly abstract, in the store), objects can refer to other objects, forming complex structures, and they can be modified, with such modifications visible in future accesses using the same unique object identifier.

The language principles of transparency and orthogonality have been repeatedly articulated [Atkinson and Morrison 1995; Moss and Hosking 1996] as important in the design of persistent programming languages, enabling the full power of the persistence abstraction. Transparency means that from the programmer’s perspective access to persistent objects does not require writing explicit code to transfer them between stable store and main memory. Thus, a program that manipulates persistent (or potentially persistent) objects looks similar to a program concerned only with transient objects. Instead of explicitly programmed reads and writes, the language’s compiler and/or run-time system contrive to automatically cache persistent objects in volatile memory on demand for manipulation by the program. This is somewhat reminiscent of virtual memory: cache misses in a persistent system are called object faults and trigger retrieval of the missing object from stable storage into volatile memory.

Treating persistence as orthogonal to type encourages the view that a language can be extended to support persistence with minimal disturbance of its existing syntax and store
semantics. Any object created dynamically can be made persistent by just referring to it from an already persistent object; this is usually termed persistence by reachability. Thus, programmers need add little to their understanding of the language in order to begin writing persistent programs. A common way to achieve orthogonal persistence is by treating persistent storage as a stable extension of the dynamic allocation heap. This allows a uniform and transparent treatment of both transient and persistent data; persistence is orthogonal to the way in which objects are defined (i.e., their types), allocated, and manipulated in the heap.

1.2 Overheads of persistence

There are a number of techniques for object faulting based on hardware support for memory mapping, which is transparent to the compiler [Lamb et al. 1991; Singhal et al. 1992; Wilson and Kakkad 1992; White and DeWitt 1994]. However the restrictions that such approaches impose are often unacceptable, resulting in a lack of control over explicit buffer management, location independence and true object identity [Kemper and Kossman 1995], not to mention a performance penalty [Hosking and Moss 1993]. In the absence of such hardware support for object faulting, compilers for persistent programming languages must generate explicit code before each operation that may access a persistent object to check that it is resident in memory, and to fault it in if not. Similarly, to support efficient migration of updates back to stable storage, compilers must generate code along with every operation that updates a persistent object to signal that it eventually must be copied back to stable storage, either when replaced in the cache or during stabilization of the persistent store. These checks are generically termed the persistence read barrier and write barrier, respectively. In general they can subsume additional functionality, such as negotiation of locks on shared objects to control for concurrent access. As such, read and write barriers represent significant overhead to the execution of any persistent program. Since many of these barriers are applied to the same objects repeatedly, there is a significant amount of redundancy that can be exploited to reduce the overhead.
The identifier used to store and retrieve an object from stable storage is called its \textit{persistent identifier} (PID). The representation of object identifiers in virtual memory is usually different from their PID form. This means that a conversion has to take place before a persistent object can be accessed by a program. \textit{Swizzling} is the process of converting an object reference from its external, persistent format to an internal, transient format and caching it for future use [Moss 1992]. The motivation for swizzling is that object access can be achieved through fast internal addressing as opposed to slow persistent identifier (PID) translation. However swizzling has two inherent costs: the time required for the first PID translation, and the space required to cache the translated identifier (which is implementation dependent). A \textit{swizzle barrier} checks to see if a reference is swizzled, and swizzles it, if not already. This barrier is inserted when a reference is not guaranteed to be always in swizzled state. They typically occur in the body of loops traversing container objects like arrays.

The performance penalty paid by these barriers is exacerbated for languages that provide orthogonal persistence, since they unify the persistent and transient object address spaces such that any given reference may refer to either a persistent or transient object. Since every access (read or write) might be to a persistent object, they must all be protected by an appropriate barrier. Optimizations to remove redundant barriers have been postulated in the past but have never been fully specified and evaluated [Richardson 1990; Hosking and Moss 1990; 1991; Moss and Hosking 1995; Hosking 1995; 1997].

1.3 Persistence optimizations

We seek to reduce the overheads of persistence by \textit{program analysis} and \textit{optimization}. To reduce the number of read and write barriers executed we avoid applying barriers to accesses where program analysis shows that the barrier is redundant. We use a combination of \textit{type based alias analysis} (TBAA) [Diwan et al. 1998] and \textit{partial redundancy elimination} (PRE) [Morel and Renvoise 1979] on access path expressions to identify redundant read and write barriers and eliminate them. To reduce the overhead of swizzle barriers on array accesses in loops, we apply \textit{induction variable analysis} [Gerlek et al. 1995] to discover the
range of elements that are actually accessed and swizzle all those references in one swizzle operation outside the loop that traverses the array. This work aims at demonstrating the effectiveness of these techniques to reduce the fundamental overheads of orthogonal persistence.

1.4 Contributions

The major contributions of this work towards achieving the goal of reducing the overheads of orthogonal persistence are:

- Demonstrating the application of partial redundancy elimination over access path expressions to eliminate redundant read and write barriers.
- Developing range swizzle optimizations based on demand-driven induction variable analysis to reduce the swizzle barrier overhead.
- An implementation for the PJama prototype for orthogonal persistence in Java.
- Experimental evidence of the effectiveness of our analyses for the elimination of redundant read, write and swizzle barriers.

1.5 Overview

The rest of the thesis is organized as follows. Chapter 2 describes the overheads of orthogonal persistence in detail, defines the analysis and optimization problem and provides necessary background information. In chapter 3 we describe our program analysis and optimization framework. The application of partial redundancy elimination over access path expressions to eliminate redundant barriers is explained. The Demand-driven Induction Variable Analysis (DIVA) technique and its application for range swizzle optimizations is also presented. Chapter 4 describes implementation issues and the optimization framework for the PJama persistent system. Chapter 5 describes the experimental setup used to evaluate the impact of these optimizations and presents the results of those experiments. The thesis concludes with a summary of our findings and a discussion of possible future work.
2 OPTIMIZING ORTHOGONAL PERSISTENCE

Orthogonal persistence seeks to provide uniform and safe access to objects regardless of their transience or persistence. In achieving this goal, orthogonal persistence pays several performance penalties that are fundamental to its domain. This chapter describes these overheads and defines the notion of their redundancy. The read and write barrier overheads are described in detail and the goal of eliminating redundant barriers is motivated and explained. Swizzle barriers and their dynamic overhead are explored and the need for additional analysis to eliminate swizzle barriers is described.

2.1 Read barriers

In an orthogonally persistent system, a reference could point to a transient object, a resident persistent object or a non-resident persistent object. This means that every dereference has to make sure that the target object is resident. This is termed the read barrier. A read barrier checks to see if the object is resident and, if not, triggers an object fault. After the object has been made resident in memory the read access can proceed. Orthogonal persistence hides the actual location of objects under a layer of abstraction. This means that all objects (even transient objects) end up paying the cost of read barriers. If the performance of persistent programs is to approach that of their non-persistent counterparts, the costs of read barriers must be reduced significantly, enabling persistent programs to perform competitively when operating on objects that are entirely resident in memory.
2.2 Write barriers

Any modifications made to persistent data by a program become permanent only when some sort of *checkpoint* operation is invoked by the program. If the program has modified only a small subset of resident objects, writing all the objects back to stable storage would be very inefficient. The optimal procedure will save only those objects that have been modified. This means that every update to an object must mark that object as updated. This is termed the *write barrier*. Similar to the case of read barriers, the cost of write barriers is paid by all objects in an orthogonally persistent system.

2.3 Swizzle barriers

Persistent systems allow objects along with their inter-object references to persist from one program invocation to the next. A program running on such a system may refer to both resident and non-resident persistent objects. It may also refer to transient objects which may become persistent in the future. To more easily provide equal treatment to all objects, the persistent object references in a persistent object can be swizzled. If a program can potentially see a reference that has not yet been swizzled, a swizzle barrier would have to be inserted to protect that access.

2.3.1 Swizzle policies

There are several different swizzle policies that can be adopted by a persistent system. The two most widely used ones are *eager swizzling* and *lazy swizzling*.

*Eager swizzling*

When an object fault occurs, *eager swizzling* will swizzle all the object references in the faulted object. This is usually performed while the object is being copied into the program’s virtual memory and involves identifying all the references in the object and swizzling them. The overhead of swizzling all the references can be profitable only if objects typically contain a limited number of references. The advantage of this scheme is
that no swizzle barrier need be invoked to check if a reference is swizzled or not, before using that reference to access the object it targets.

Lazy swizzling

Lazy swizzling converts references only as they are accessed; i.e. the swizzle operation is postponed to the last possible moment. This scheme avoids the overhead of eager swizzling, especially for objects that contain a large number of references. For example, consider an array of object references. Eager swizzling would swizzle every element in the array. This would not be very efficient in terms of space and time if the array is sparsely accessed. Lazy swizzling avoids the up front overhead of eager swizzling by converting reference elements only as they are accessed. Since array elements are not guaranteed to be swizzled, every access to an array element must be protected by a swizzle barrier. Subsequent accesses will continue to incur the cost of the swizzle barrier.

2.3.2 Detecting and handling object faults

If a program executing in a persistent system traverses a reference to a non-resident object then it must be made available to the program in memory. This is termed an object fault. For an object fault to occur, the system needs some mechanism to distinguish between references to resident and non-resident objects. These mechanisms may be divided into two categories, depending on the strategy they adopt [Hosking and Moss 1990]. For the purposes of this discussion we view the persistent heap as a directed graph: the objects are the nodes and the references between the objects are the edges.

Edge marking schemes take the approach of tagging the references between the objects. If tagged as swizzled, then a reference is a direct pointer to the corresponding object in memory; if non-swizzled then the reference consists of a persistent identifier (PID). Edge marking can be implemented easily by tagging pointers. When a marked link is traversed, an object fault occurs and the object is retrieved from stable storage. The marked edge is then unmarked. This process is illustrated in Figure 2.1(b). An apparent disadvantage of edge marking is that PIDs can be fetched from the pointer fields of objects, passed around,
and stored, without accessing the target object. When the target object finally is accessed the origin of the reference may no longer be known.

*Node marking* schemes require that all object references in resident objects be converted to pointers. In ObjectStore [Lamb et al. 1991] and Texas [Singhal et al. 1992] this is achieved by reserving (although not necessarily allocating) virtual pages for the objects referred to by the pointers, and protecting those pages to have the operating system trap all access to those pages. Another approach, is to have small proxy objects (we call them *fault blocks*) stand in for non-resident objects, as illustrated in Figure 2.2(b). A fault block contains the PID of the target object, and is distinguishable from an ordinary object. Whenever a reference is followed, if it refers to a fault block, then the target object is made resident. The fault block is changed to point to the now-resident object (see Figure 2.2(c)). We call the updated fault block an *indirect block*. If a reference to be followed refers to an indirect block then the target object can be located at the cost of an indirection. The indirection
2.4 Barrier redundancy

A barrier is redundant if we can guarantee that an earlier barrier of the same kind has already been applied to the same object, and that the earlier barrier’s side-effect (e.g., to fault or dirty the object, or swizzle the reference) has not been undone (i.e., the barrier is *idempotent*). This has implications for the interaction of barrier optimizations with the persistence run-time system, which must not undo the effect of a barrier while optimized code downstream of the barrier can still execute. Solving this problem requires a contract between the optimizer and the run-time system for each kind of barrier. The contract will depend on the specifics of the implementation so we defer discussion of this issue.
to Chapter 4, which presents our implementation for PJama. Cutts et al. [1998] consider the issue from the perspective of the run-time system.

2.5 Barrier optimizations

Our goal is to avoid applying barriers to accesses where program analysis shows that the barrier is redundant. To describe the problem of redundant barrier elimination, we define *barrier expressions* as shown in Table 2.1.

<table>
<thead>
<tr>
<th>Notation</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>read(p)</td>
<td>Read barrier</td>
<td>Apply read barrier to, and return, object referred to by p</td>
</tr>
<tr>
<td>write(p)</td>
<td>Write barrier</td>
<td>Apply write barrier to, and return, object referred to by p</td>
</tr>
<tr>
<td>swizzle(p, i)</td>
<td>Swizzle barrier</td>
<td>Apply swizzle barrier to the component of array p with subscript i</td>
</tr>
<tr>
<td>swizzleRange(p, i, j)</td>
<td>Range swizzle</td>
<td>Apply swizzle barrier to components of array p with subscripts in the range [i, j]</td>
</tr>
</tbody>
</table>

2.5.1 Read and write barrier optimization

Given two read barrier expressions \( \text{read}(p) \) and \( \text{read}(q) \), if we can guarantee that \( p \) and \( q \) refer to the same object and that \( \text{read}(p) \) dominates \( \text{read}(q) \) then \( \text{read}(q) \) is redundant and can be replaced simply by \( q \). A similar replacement can also be applied to redundant write barriers. The crucial test here is that two access paths refer to the same object. This amounts to detection of common access expressions, and the optimization can be framed much like classical techniques for common subexpression elimination. In the simplest case, two lexically identical access paths in the same scope must refer to the same object, so long
as no component of the path has been modified between the first occurrence of the expression and the second. Unfortunately, the possibility of aliases means that an intervening assignment might change some component of the path through a lexically distinct access path. Showing that intervening assignments do not modify a given access path requires alias analysis. We use the type-based alias analysis framework of Diwan et al. [1998] to solve the problem of aliases and apply the partial redundancy elimination (PRE) technique of Morel and Renvoise [1979] to eliminate redundant read and write barriers.

2.5.2 Range swizzle optimization

Container objects such as arrays, are typically swizzled lazily, requiring the insertion of swizzle barriers. Since arrays are typically accessed in loops, these swizzle barriers end up in the bodies of loops. Often an array element like \( a[i] \) is accessed repeatedly in the body of such a loop. Any such repeated reference must be protected by a swizzle barrier as shown in Figure 2.3. Such repeated swizzle barriers are redundant and can be recognized and removed by program analysis. But all swizzle barriers in the body of a loop cannot be entirely removed, just by applying the common access path definition of redundancy (as defined in Section 2.4). For example, in Figure 2.3, analysis may determine that the second swizzle barrier is redundant because it is applied to the same reference \( a[i] \) in both cases and can be removed.\(^1\) The first swizzle barrier cannot be removed, since it is not redundant and remains a serious overhead to the execution of the loop. To remove that swizzle barrier, it has to be made redundant by performing a range swizzle barrier operation outside the loop. To do this, we would like to determine the range of the array that is being accessed, so that we can swizzle that range of references before entering the loop. To determine the access range, we have to find loops that are accessing arrays of objects and determine the bounds of the loop. If the lower bound of a loop traversing array \( a \) is found to be \( l \), and the upper bound is found to be \( u \), then we can insert a range swizzle \( \text{swizzleRange}(a, l, u) \) outside the loop as shown in Figure 2.4. This enables the elimination

\(^1\)It is difficult to treat swizzle barriers as expressions since they do not return any value. So, our current implementation of PRE leaves it to DIVA to eliminate such redundant swizzle barriers.
\[ i \leftarrow 1 \]

\[ \text{while } (i \leq n) \text{ do} \]
\[ \ldots \]
\[ \text{swizzle}(a, i) \]
\[ e \leftarrow a[i].x \]
\[ \ldots \]
\[ \text{swizzle}(a, i) \]
\[ f \leftarrow a[i].y \]
\[ i \leftarrow i + 1 \]
\[ \text{endwhile} \]

Figure 2.3: A loop with swizzle barriers

\[ i \leftarrow 1 \]
\[ \text{swizzleRange}(a, 1, n) \]
\[ \text{while } (i \leq n) \text{ do} \]
\[ \ldots \]
\[ e \leftarrow a[i].x \]
\[ \ldots \]
\[ f \leftarrow a[i].y \]
\[ i \leftarrow i + 1 \]
\[ \text{endwhile} \]

Figure 2.4: After range swizzle optimization

of swizzle barriers on the components of array \( a \) in the body of the loop. We develop a
Demand-driven Induction Variable Analysis (DIVA) technique which can perform these
optimizations. This technique is described in the next chapter.
3 ANALYSIS AND OPTIMIZATION

3.1 Background

This section describes some terminology and background information which is necessary to understand our analysis and optimization framework. Induction variables and sequence expressions are defined and explained. The Control Flow Graph (CFG) and the Static Single Assignment representation of the CFG are explained with illustrative examples. We follow the terminology used in Gerlek et al. [1995].

3.1.1 Induction variables

Induction variables are program variables whose successive values form a definite pattern over some part of a program, usually a loop [Muchnick 1997]. They belong to a broader group of variables known as sequence variables where the pattern could be linear, polynomial, geometric, wrap-around, periodic or monotonic. Detecting such sequence variables is the first step towards implementing array swizzle optimizations. Once a sequence variable is found, the range of values it can assume is determined, thereby enabling swizzle checks to be hoisted out of loops.

3.1.2 Terminology

Basic sequence variables

Given a statement $s$ within the body of a loop $l$ assigning some arbitrary expression $e$ to a scalar, integer variable $v$ as in Figure 3.1, if expression $e$ contains an occurrence of $v$, then $v$ is a basic sequence variable in $l$, and $e$ is the associated sequence expression.
while (condition) do
  ...
  s : v ← e
  ...
endwhile

Figure 3.1: Basic sequence variable

h ← 0
l :
while (condition) do
  ...
  h ← h + 1
  ...
endwhile

Figure 3.2: Basic loop counter

Derived sequence variables

Given a statement s within the body of a loop l assigning some arbitrary expression e to a scalar, integer variable v as in Figure 3.1, if expression e does not contain an occurrence of v but does contain an occurrence of some sequence variable w, then v is a derived sequence variable in l.

Basic loop counter

Associated with each loop l is a basic loop counter, h, whose value is zero on the first iteration of the loop and is incremented by one at the end of each subsequent iteration, as shown in Figure 3.2. The goal is to assign closed form expressions in terms of h to sequences.
3.1.3 Sequence variables

**Linear induction variables**

Usually a loop's iterations are counted by an integer-valued variable that proceeds upward (or downward) by a constant amount with each iteration. Such sequence variables are termed *linear induction variables*. Often, additional variables, most notably subscript values follow a pattern similar to the loop-control variable's, although perhaps with different starting values, increments, and directions.

**Polynomial induction variables**

Usually induction variables that occur in typical programs are linear functions of a loop index, formed by the addition of loop-invariant values. However, when the term added to the induction variable is a linear induction variable, a *polynomial induction variable* is formed. A sequence variable whose expression contains an addition (or subtraction) of a polynomial induction variable, yields a polynomial of a correspondingly higher degree.

**Geometric induction variables**

In addition to linear and polynomial sequence variables, programs may also contain *geometric sequences*. These arise when the sequence variable is multiplied by some loop-invariant value. This multiplicative factor defines the base of the geometric term in the sequence expression.

**Wrap-around variables**

Wrap-around variables occur when a variable is assigned a value from outside the loop on the first iteration, and then takes on the pattern of another sequence variable (typically a linear induction variable) for the remainder of the iterations.
Periodic sequences

A sequence variable which keeps changing its value between the same two values forms a periodic sequence. Such variables are also referred to as flip-flop variables.

Monotonic sequences

Monotonic sequences arise when a variable is conditionally incremented by a known constant value. Depending on the constant, four classes can be distinguished: monotonically increasing, monotonically decreasing, monotonically strictly increasing, and monotonically strictly decreasing.

Sequence variable lattice

The range of sequence expressions can be expressed as a lattice, ordered by set containment, as in Figure 3.3. In this lattice, T represents “no expression”, and ⊥ represents “all expressions”. The class containing wrap-around variables is represented below all other classes except ⊥, since in the limit, a wrap-around variable can be cascaded through an infinite set of values, and therefore represent any sequence of n values in a loop. When certain sequences degenerate to simpler forms, the classification of the sequence variable can be strengthened. This will cause the classification to rise in the lattice.

3.1.4 Control flow graphs

A basic block is a set of instructions in the program where the flow of control enters at the first instruction and exits only at the last instruction. A control flow graph (CFG) is a directed graph where the nodes are the basic blocks representing the program with the edges representing jumps from one block to another. The CFG also has an entry node and an exit node, with an edge from the entry node to any block at which the program can be entered and an edge from any block at which the program can be exited to the exit node. To take into account the possibility of the program not being run, there is an edge from the
3.1.5 Loops and loop inversion

A loop is a strongly connected component of the CFG. The loop header is the block within the loop that dominates all other blocks in the loop. When hoisting loop invariant code out of loops, care must be taken to hoist it to a position where it will be executed only if the loop is executed. Several loop transformations provide safe places to hoist such code. The first inserts a new block called the pre-header, which has an edge going out only to the header and all the edges which formerly entered the header from outside the loop instead enter the pre-header. Similarly, a post-body block can be inserted, which has an edge going out only to the header and all the edges which formerly entered the header from inside the loop instead enter the post-body block. The second transformation, loop inversion,
\[ i \leftarrow 0 \]

while \((i < n)\) do
  ...
  \textit{swizzle}(a,i)
  \( e \leftarrow a[i].x \)
  ...
  \( i \leftarrow i+1 \)
end while

(a) A loop

\[ \begin{align*}
  & i = 0 \\
  & \text{Pre-Header} \\
  & \text{Init} \\
  & \text{if}(0 < n) \\
  & \text{swizzle}(a,i) \\
  & e = a[i].x \\
  & \text{Post-Body}
\end{align*} \]

(b) Its CFG representation

Figure 3.4: Loop representation in the CFG

amounts to converting each while loop into a do-while loop. For example, looking at the loop in Figure 3.5(a), which is the inverted form of the loop in Figure 3.4(b), the loop invariant code can be hoisted out into the \textit{Pre-Header} protected by the \textit{if} statement. As previously explained in Section 2.5.2, in this loop, the \textit{swizzle barrier} can be hoisted out as a \textit{swizzleRange} as shown in Figure 3.5(b).

3.1.6 SSA form

Static single assignment (SSA) is a program representation which provides a compact form of variable definition and use information. In this form, each use of a program variable has exactly one corresponding reaching definition. Where distinct definitions of a variable merge at confluence points in the CFG, operators called \( \phi \)-functions are introduced to merge each of the reaching definitions at that point. The \( \phi \)-function in turn serves as a definition point. Unique definitions of a variable are represented by subscripting. A
loop and its corresponding SSA form are shown in Figure 3.6. We use the SSA form of program representation in our induction variable analysis.

3.1.7 Demand-driven SSA graph

Our induction variable analysis framework is based on the demand-driven SSA representation of the CFG. Instead of the traditional definition-use chains [Aho et al. 1986], demand-driven SSA form uses factored use-definition (FUD) chains [Stoltz et al. 1994; Wolfe 1996]. In this format, uses and $\phi$-functions have pointers to the corresponding definition of the variable. For the purpose of recognizing induction variables, merge operators that occur at loop headers need to be distinguished from those that occur as a result of forward branching. Within loop headers, merges of multiple definitions of a variable are
\[
i \leftarrow 0 \\
\text{loop:} \\
\quad \text{if } (i \geq n) \text{ then} \\
\quad \quad \text{break} \\
\quad \quad \ldots \\
\quad \quad i \leftarrow i + 1 \\
\text{endloop}
\]

\[
io \leftarrow 0 \\
\text{loop:} \\
\quad i_1 \leftarrow \phi(io, i_2) \\
\quad \text{if } (i_1 \geq n_0) \text{ then} \\
\quad \quad \text{break} \\
\quad \quad \ldots \\
\quad \quad i_2 \leftarrow i_1 + 1 \\
\text{endloop}
\]

(a) A loop  
(b) Its SSA representation

Figure 3.6: Loop representation in the SSA form

handled by \(\mu\)-functions instead of \(\phi\)-functions. The semantics of the \(\mu\) are essentially the same as the \(\phi\), with two differences:

- The arity of a \(\mu\)-function is always two since pre-header and post-body blocks are added to each loop as described in Section 3.1.5.

- One of the reaching definitions at the \(\mu\) will always be from within the body of the loop (the \textit{internal ssalink}) and the other will always be from outside the loop (the \textit{external ssalink}).

The SSA graph is an abstraction representing the operations within the SSA form of the program. The CFG and SSA graphs for the loop in Figure 3.6(b) are shown in Figure 3.7. The use-definition chain form, as opposed to the traditional definition-use chain form, finds the reaching definition at a given use by following the links from the use's node backward, against the data flow. On a recursive traversal of the SSA graph, each use \textit{demands} the value of the earlier definition. We use this property in our demand-driven induction variable analysis.

3.2 PRE over access path expressions

Our analysis and optimization framework revolves around partial redundancy elimination over pointer expressions that access persistent objects [Hosking et al. 1998]. We adopt
standard terminology and notations used in the specification of the Java programming language to specify the analysis and optimization problem.

3.2.1 Terminology and notation

The following definitions paraphrase the Java specification [Gosling et al. 1996]. An object in Java is either a class instance or an array. Reference values in Java are pointers to
these objects, as well as the null reference. Both objects and arrays are created by expressions that allocate and initialize storage for them. The operators on references to objects are field access, method invocation, casts, type comparison (\texttt{instanceof}), equality operators and the conditional operator. There may be many references to the same object. Objects have mutable state, stored in the variable fields of class instances or the variable elements of arrays. Two variables may refer to the same object: the state of the object can be modified through the reference stored in one variable and then the altered state observed through the other. Access expressions refer to the variables that comprise an object's state.

A field access expression refers to a field of some class instance, while an array access expression refers to a component of an array. Table 3.1 summarizes the two kinds of access expressions in Java. We adopt the term access path [Larus and Hilfinger 1988; Diwan et al. 1998] to mean a non-empty sequence of accesses, as specified by some access expression in the source program. For example, the Java access expression \texttt{a.b[i].c} is an access path. Also, without loss of generality, our notation will assume that distinct fields within an object have different names.

Table 3.1: Access expressions

<table>
<thead>
<tr>
<th>Notation</th>
<th>Name</th>
<th>Variable accessed</th>
</tr>
</thead>
<tbody>
<tr>
<td>\texttt{p.f}</td>
<td>Field access</td>
<td>Field (f) of class instance referred to by (p)</td>
</tr>
<tr>
<td>\texttt{p[i]}</td>
<td>Array access</td>
<td>Component with subscript (i) of array referred to by (p)</td>
</tr>
</tbody>
</table>

A variable is a storage location and has an associated type, sometimes called its compile-time type. Given an access path \(p\), then the compile-time type of \(p\), written \(\text{Type}(p)\), is simply the compile-time type of the variable it accesses. A variable always contains a value that is assignment compatible with its type. A value of compile-time class type \(S\) is assignment compatible with class type \(T\) if \(S\) and \(T\) are the same class or \(S\) is a subclass of \(T\). A similar rule holds for array variables: a value of compile-time array type \(S[]\) is assignment compatible with array type \(T[]\) if type \(S\) is assignable to type \(T\). Interface types also yield rules on assignability: an interface type \(S\) is assignable to an interface type \(T\)
only if \( T \) is the same interface as \( S \) or a superinterface of \( S \); a class type \( S \) is assignable to an interface type \( T \) if \( S \) implements \( T \). Finally, array types, interface types and class types are all assignable to class type \text{Object}.

For our purposes we say that a type \( S \) is a subtype of a type \( T \) if \( S \) is assignable to \( T \).

We write \( \text{Subtypes}(T) \) to denote all subtypes of type \( T \). Thus, an access path \( p \) can legally access objects of type \( \text{Subtypes}(\text{Type}(p)) \). Alias analysis refines the type of variables to which an access path may refer. If two distinct access paths refer to variables of the same type then they may be aliases for the same variable.

3.2.2 Barrier optimizations

In an orthogonally persistent implementation of Java access expressions may refer to both persistent and transient objects. Thus, every field or array access must be protected by an appropriate barrier applied to the class instance or array being accessed. For example, in the absence of optimizations, the access path \( a.b[i].c \) requires read barriers on the class instance referred to by \( a \), the array referred to by \( b \) and the object referred to by the \( i \)th component of \( b \). Referring to the \( i \)th component of \( b \) must be protected by a swizzle barrier. If the expression appears as the target of an assignment, then the object referred to by \( a.b[i] \) also requires a write barrier.

Our goal is to avoid applying barriers to accesses where program analysis shows that the barrier is redundant. To do so, we must make them explicit in the access paths and then apply some definition of redundancy. Making barriers explicit means obtaining for the source code access expression an intermediate representation (IR) in which the barriers are exposed. Optimizations then operate on the IR to remove redundant barriers. Thus, we add barrier expressions (as defined previously in Table 2.1) to the specification of access expressions given in Table 3.1. For each source code access expression Table 3.2 gives
the form of the corresponding explicit-barrier IR. Here we assume that arrays are always swizzled lazily.

Table 3.2: Intermediate representation for access expressions

<table>
<thead>
<tr>
<th>Source</th>
<th>Intermediate representation</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Read access</td>
</tr>
<tr>
<td>p.f</td>
<td>read(p).f</td>
</tr>
<tr>
<td>p[i]</td>
<td>(t = read(p); swizzle(t, i); t[i])</td>
</tr>
</tbody>
</table>

3.3 Type-based alias analysis

Type-based alias analysis (TBAA) [Diwan et al. 1998] assumes a type-safe programming language such as Java, since it uses type declarations to disambiguate references. The compile-time type of an access path provides a simple way to do this: two access paths \( p \) and \( q \) may be aliases only if the relation \( \text{TypeDecl}(p, q) \) holds, defined as:

\[
\text{TypeDecl}(p, q) \equiv \text{Subtypes}(\text{Type}(p)) \cap \text{Subtypes}(\text{Type}(q)) \neq 0
\]

A more precise alias analysis will distinguish accesses to fields that are the same type yet distinct. This more precise relation, \( \text{FieldTypeDecl}(p, q) \), is defined by induction on the structure of \( p \) and \( q \) in Table 3.3. Again, two access paths \( p \) and \( q \) may be aliases only if the relation \( \text{FieldTypeDecl}(p, q) \) holds. It distinguishes accesses such as \( t.f \) and \( t.g \) that \( \text{TypeDecl} \) misses. The cases in Table 3.3 determine that:

1. Identical access paths are always aliases
2. Two field accesses may be aliases if they access the same field of potentially the same object
3. Array accesses cannot alias field accesses
4. Two array accesses are aliases if they may access the same array (the subscript is ignored)
5. For all other pairs of access expressions they are aliases if they have common subtypes
Table 3.3: FieldTypeDecl(\(\mathcal{AP}_1, \mathcal{AP}_2\))

<table>
<thead>
<tr>
<th>Case</th>
<th>(\mathcal{AP}_1)</th>
<th>(\mathcal{AP}_2)</th>
<th>FieldTypeDecl((\mathcal{AP}_1, \mathcal{AP}_2))</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>(p)</td>
<td>(p)</td>
<td>true</td>
</tr>
<tr>
<td>2</td>
<td>(p.\cdot\cdot\cdot)</td>
<td>(q\cdot\cdot\cdot)</td>
<td>((f = g) \land \text{FieldTypeDecl}(p, q))</td>
</tr>
<tr>
<td>3</td>
<td>(p.\cdot\cdot\cdot)</td>
<td>(q[i])</td>
<td>false</td>
</tr>
<tr>
<td>4</td>
<td>(p[i])</td>
<td>(q[j])</td>
<td>FieldTypeDecl((p, q))</td>
</tr>
<tr>
<td>5</td>
<td>(p)</td>
<td>(q)</td>
<td>TypeDecl((p, q))</td>
</tr>
</tbody>
</table>

[Diwan et al. 1998] further refines type-based alias analysis by enumerating all the assignments in a program to determine more accurately the types of objects an access path may reference: two variables may alias an object of a given type only if there are assignments of that type to both variables. This refines the \(\text{TypeDecl}\) relation, which merges the declared type of a variable with all of its subtypes, to only merge a type \(T\) with a subtype \(S\) if there actually exists an assignment of \(S\) to \(T\) in the program. Unfortunately, this requires having the complete program available for analysis at the time of optimization. In general, Java's use of dynamic loading, not to mention the possibility of native methods hiding assignments from the analysis, precludes a closed world analysis. Still, it may be possible to approximate closed world analysis in a persistent system that stores all classes pertaining to persistent data. Our plans for exploring this have been described in Cutts and Hosking [1997].

3.4 Partial redundancy elimination

Our approach to barrier optimization is based on application of \textit{partial redundancy elimination} (PRE) [Morel and Renvoise 1979] to access expressions. To our knowledge this is the first time PRE has been applied to access paths. PRE is a powerful global optimization technique that subsumes the more standard common subexpression elimination (CSE). PRE eliminates computations that are only partially redundant; that is, redundant only on some, but not all, paths to some later re-computation. By inserting evaluations on
those paths where the computation does not occur, the later reevaluation can be eliminated and replaced instead with a use of the precomputed value. This is illustrated in Figure 3.8. In Figure 3.8a, both $a$ and $b$ are available along both paths to the merge point, where expression $a + b$ is evaluated. However, this evaluation is partially redundant since $a + b$ is available on one path to the merge but not both. By hoisting the second evaluation of $a + b$ into the path where it was not originally available, as in Figure 3.8b, $a + b$ need only be evaluated once along any path through the program, rather than twice as before.

![Figure 3.8: PRE for arithmetic expressions](image1.png)

Traversing an access path requires successively loading the pointer at each memory location along the path and traversing it to the next location in the sequence. Before applying PRE to access path expressions, one must first disambiguate memory references.
sufficiently to be able safely to assume that no memory location along the access path can be aliased (and so modified) by some other distinct access path in the program. Consider the example in Figure 3.9. The expression $a.b[i].c$ will be redundant at some subsequent reevaluation so long as no store occurs to any one of $a$, $a.b$, $i$, $a.b[i]$ or $a.b[i].c$ occurs on the code path between the first evaluation of the expression and the second. In other words, if there are potential aliases to any one of $a$ or $i$, $a.b$, $a.b[i]$ or $a.b[i].c$ through which those locations may be modified between the first and second evaluation of the expression, then that second evaluation cannot be treated as redundant. By exposing read and write barriers in the intermediate representation for access expressions partial redundancy elimination will optimize them in the same way as other expressions (Figure 3.10).

Swizzle barriers cannot be treated as expressions in our current implementation since they do not return any value. Thus they do not fit easily into this framework and PRE cannot currently eliminate them in the same manner as read and write barriers. But this is of minor consequence since only a small percentage of swizzle barriers are inherently redundant in typical programs. To eliminate a significant percentage of swizzle barriers we need to make them redundant by range swizzle optimizations using DIVA.

Figure 3.10: PRE for barrier expressions
3.4.1 Java constraints on optimization

Java's thread and exception models impose several constraints on optimization. Exceptions in Java are precise: when an exception is thrown all effects of statements prior to the throw-point must appear to have taken place, while the effects of statements after the throw-point must not. This imposes a significant constraint on code motion optimizations such as PRE and DIVA, since code with side-effects cannot be moved relative to code that may throw an exception. The thread model prevents movement of access expressions across (possible) synchronization points. Without inter-procedural control-flow analysis this must include all method invocation sites, since the callee, or a method invoked inside the callee, may be synchronized. Fortunately, read, write and swizzle barriers for orthogonal persistence do not have side-effects that are relevant to source-level program semantics, so their motion is unconstrained.

3.5 Demand-driven induction variable analysis (DIVA)

We describe our induction variable analysis and optimization framework in this section. The technique presented here is based on Factored Use-Def (FUD) chains [Stoltz et al. 1994; Wolfe 1996], a demand-driven representation of the popular Static Single Assignment (SSA) form. In this form, strongly connected components of the associated SSA graph correspond to sequences in the program [Gerlek et al. 1995].

3.5.1 Cycles in SSA graphs

Observe the SSA representation of \( i \) in Figure 3.6(b) and in Figure 3.7. Beginning at the \( \mu \) defining \( i_1 \), the external ssalink defines the value of \( i_1 \) on the first iteration of the loop. On subsequent iterations the value of \( i_1 \) is defined by the internal ssalink to the definition of \( i_2 \) at the statement \( i_2 \leftarrow i_1 + 1 \). This statement in turn obtains the value of \( i_1 \) from the \( \mu \) above. Thus these edges form a cycle which represents the flow of \( i \) around the loop. The variable \( i \) is now identified as a sequence variable since it is defined as a function of itself on a previous iteration. Also, we can define the sequence expression for \( i \) as a linear
function of the basic loop counter, $h$. The variable $i_2$ is equal to $h + 1$, which gives us the sequence expression.

3.5.2 Detecting sequences

Determining symbolic expressions for sequence variables is a two step process:

1. The sequence variables are found by partitioning a graph representation of the program in SSA form into strongly connected components.

2. The nodes in each component (sequence) are assigned symbolic expressions describing the sequence form, such as the closed forms in terms of the loop counter $h$.

Each strongly connected component (SCC) corresponds to a loop-invariant value (viewed as a trivial sequence), a proper sequence form (one of the types described in Section 3.1.3) or an unknown sequence form.

The sequence type and expression for a given component are dependent on the sequence types and expressions of those variables they use. Thus any given component will first demand the classification of any components it requires for its own classification. This demand-driven process is accomplished by using Tarjan's algorithm for detecting SCCs in directed graphs [Tarjan 1972]. This algorithm has the property that SCCs are visited only after visiting all descendant components in the graph; thus, a directed acyclic graph of components is formed and processed in postorder during a depth-first traversal. The working of the algorithm is described next.

3.5.3 Tarjan's algorithm

This section describes the process of detecting strongly connected components in the SSA graph. Each node, $t$, in the graph contains:

Type: the type of the operation

Lowlink: used within the algorithm

Status: one of (notyet, onstack, done)
do
    FindSCC(loop)
with
    procedure FindSCC(l) begin
        Number ← 0
        StackTop ← Θ
        for each t ∈ l.operations do
            t.Status ← notyet
        for each t ∈ l.operations do
            if (t.Status = notyet) then
                visitNode(t,l)

Figure 3.11: SCC classification

HasLeft, HasRight, HasSSA: true if the node has those fields.

The algorithm uses procedure FindSCC, called for each loop in the program, to visit each node in the loop. The procedure visitNode first visits all of a node's SSA graph successors and then processes that node. Depending on whether the node is a trivial component or the root of a SCC, one of two classification procedures are called. The procedure visitDescendent allows the treatment of a value from outside the current loop as invariant and also terminates the recursive depth-first traversal. These procedures are shown in Figures 3.11-3.13.

3.6 Range swizzle optimizations with DIVA

Our goal is to reduce the number of swizzle barriers executed. As explained in Section 2.5.2, we need to find the bounds of an induction variable that is being used to traverse a given loop in the program. For this purpose, we have to classify sequences after their identification. The Classification proceeds as follows.
do
visitNode(loop, node)
with
procedure visitNode(l, t) begin
  t.Status ← onstack
  Number ← Number + 1
  low ← Number
  this ← Number
  pushStack(t)
  if (t.HasLeft) then
    low ← min(low, visitDescendent(t.Left, l))
  if (t.HasRight) then
    low ← min(low, visitDescendent(t.Right, l))
  if (t.HasSSA) then
    low ← min(low, visitDescendent(t.SSA, l))
  t.Lowlink ← low
  if (this ≠ low) then
    return
  if (StackTop = t ∧ t.Type ≠ μ) then
    ClassifyTrivial(t, l)
    popStack()
    t.Status ← done
  else
    Component ← ∅
  do
    StackTop ← popStack()
    StackTop.Status ← done
    Component ← Component ∪ StackTop
  while (StackTop ≠ t)
  ClassifySequence(Component, l)
end

Figure 3.12: SCC classification (cont.).

3.6.1 Classifying sequences

Once an SCC and its associated sequence variable have been identified, the sequence can be classified into one of linear, polynomial, geometric, wrap-around, periodic, monotonic or unknown. The conditions for determining the classification are shown in Table 3.4. If none of those conditions apply then the sequence is considered to be unknown and assigned class ⊥. Also, the criteria for the linear, polynomial, and geometric classes are
do
visitDescendent(loop, node)
with
procedure visitDescendent(l, t) begin
if (contains(l, t.Loop)) then
    return (Number)
if (t.Status = notyet) then
    visitNode(t, l)
    return (t.Lowlink)
else if (t.Status = onstack) then
    return (t.Lowlink)
return (Number)

Figure 3.13: SCC classification (cont.).

<table>
<thead>
<tr>
<th>sequence class</th>
<th>μ</th>
<th>φ</th>
<th>arith</th>
</tr>
</thead>
<tbody>
<tr>
<td>linear</td>
<td>1</td>
<td>0</td>
<td>&gt;0</td>
</tr>
<tr>
<td>polynomial</td>
<td>1</td>
<td>0</td>
<td>&gt;0</td>
</tr>
<tr>
<td>geometric</td>
<td>1</td>
<td>0</td>
<td>&gt;0</td>
</tr>
<tr>
<td>wrap-around</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>constant periodic</td>
<td>&gt;1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>nonconstant periodic</td>
<td>&gt;1</td>
<td>0</td>
<td>&gt;0</td>
</tr>
<tr>
<td>monotonic</td>
<td>1</td>
<td>&gt;0</td>
<td>≥0</td>
</tr>
</tbody>
</table>

Table 3.4: Classification of SCCs based on frequency of operations

identical. They are distinguished by examining their operands. For example, linear sequences can be identified if the operations in the component consist of uses, definitions and additions or subtractions of loop-invariant values or other linear variables. The SCC defining a linear sequence will be a simple cycle, since the induction variable may only appear once on the right-hand side of the expression.

3.6.2 Well-behaved loops

For our optimizations we consider the class of well-behaved loops [Muchnick 1997]. With reference to the loop in Figure 3.14, a well-behaved loop is one in which $exp_1$ assigns a value to an integer-valued variable $i$, $exp_2$ compares $i$ to a loop constant, $exp_3$ increments or decrements $i$ by a loop constant, and $stmt$ contains no assignments to $i$. Other loops
for \((\text{exp}_1; \text{exp}_2; \text{exp}_3)\) do

\textit{stmt}

Figure 3.14: A well-behaved loop

like \texttt{while} and \texttt{do-while} loops which follow the same semantics as the \texttt{for} loop in Figure 3.14 are also considered to be well-behaved.

3.6.3 Hoisting swizzle barriers

To hoist out swizzle barriers from loops, all the strongly connected components in the program are determined. Trivial components which are loop-invariant are excluded. Components which represent well-behaved loops are recognized and the induction variable \(i\) is identified. As explained previously in Section 3.5.1, the external ssalink of the \(\mu\)-function in the loop header provides the expression \textit{init} which was assigned to \(i\) outside the loop. By recognizing the condition which terminates the loop, the expression \textit{term} which is the last value assigned to \(i\) can be found. If the loop is traversing an array, a range swizzle instruction with the range \([\text{init}, \text{term}]\) can be inserted into the pre-header as shown in Figure 3.5(b). Any swizzle barrier using \(i\) to swizzle a component of the array within the body of the loop is thus made redundant and can be removed from the program.
4 IMPLEMENTATION

4.1 The PJama persistent system

PJama [Atkinson et al. 1996] is a prototype implementation of orthogonal persistence for Java being developed jointly by Sun Microsystems Laboratories and Glasgow University. The PJama Virtual Machine (VM) is based on the Sun Java Development Kit (JDK) VM and conforms to the Java VM specification; it executes classes compiled to the standard bytecode instruction set and class file format. Persistence functionality is provided by an extended API, extensions to the VM for read and write barriers, and associated run-time support.

PJama implements persistence by extending the standard Java VM with an object cache, which is a cache of persistent objects in virtual memory. The interpreter can access persistent objects (which include class instances, methods and classes) in the object cache through handles in the resident object table (ROT). The ROT is hashed on PID to speed up searches. The ROT handles are similar to Java's handles and these objects have the same format as objects in Java's garbage collected heap. Also persistent meta-data like classes have exactly the same format in virtual memory as their Java counterparts. The object cache implements object-faulting, update-tracking and object replacement.

4.1.1 Architecture of PJama

The PJama architecture consists of three main modules: the object cache manager, the Java VM and the buffer manager. Figure 4.1 shows a simplified view of the PJama system architecture. To illustrate the various possible combinations of inter-object references, the following objects are depicted in Figure 4.1:
1. A transient instance of a transient class (the object c, instance of C) referring to object b1.

2. A persistent instance of a persistent class (the object b1, instance of B) referring to object c.

3. A transient instance of a persistent class (the object b2, instance of B).

4. A persistent instance referring to another persistent instance (the object a pointing to b1).

Figure 4.1: PJama's Object Cache Architecture
From the Java application's point of view all these objects appear to refer to one another in a natural manner. The underlying mechanisms for accessing persistent objects is totally hidden from the programmer. In essence, the operation of PJama consists of copying all the objects needed by the running application into a virtual memory area distinct from the buffer pool used by the stable store. This virtual memory area is called the object cache. The object cache implements an object-fault mechanism to load-on-demand any objects required by the application. This process is illustrated in Figure 4.1. The object cache also manages a memory-resident copy of the persistent class directory (PCD) of the store. When PJama is initialized with a valid store name, the first thing it does is to load the store's PCD into memory, and reroute to the PCD all searches for a class by the JVM.

When an object fault occurs, the object cache manager asks the buffer manager for a copy of the missing object. If the page containing the object is not found in the buffer pool, a page-fault is raised. After the page fault is serviced, the buffer manager provides the object cache manager with a pointer to the object, which is then used to copy it into the object cache. During this process of copying, any object references in the object just faulted in are converted from a persistent identifier (or PID) format into a virtual memory format (a pointer to a handle). This is called pointer swizzling.

4.1.2 Swizzling in PJama

PJama currently adopts an eager pointer swizzling strategy for objects. The current implementation of this strategy is similar to the node marking scheme described in Section 2.3.2. In PJama eager swizzling means that upon object fault-in, persistent identifier fields in that object are overwritten with pointers to handles that will eventually contain a virtual memory pointer to the actual location of the referenced object. Thus handles exist in one of several possible states including:

1. Indirect: The handle is an indirect block containing a virtual memory pointer to the resident target object.

2. Fault: The handle is a fault block, containing the target object's PID.
Since object references in the object cache can be in one of many states, every object access (i.e., dereference through a handle) must be protected by a read barrier. The read barrier makes sure that the target object is resident (i.e., the handle is in the indirect state). If not, then an object fault is triggered to obtain the object identified by the PID stored in the handle, and the handle is converted from fault to indirect. One of the goals of this work is to eliminate redundant read barriers where the check will always succeed (i.e., where the handle is guaranteed to be indirect).

4.1.3 Array swizzling

When an object is faulted in and swizzled, fault blocks are allocated in the ROT for all persistent object references in that object. In PJama, the only exception to this eager swizzling approach is for arrays of references, whose contents are left in PID form to avoid the overhead of allocating a fault block for every element in the array. In this lazy swizzling approach, array references are swizzled upon the first use of that reference. As described in Section 2.3.1, lazy swizzling requires dynamic swizzle barriers. The only place where such swizzle barriers are needed in PJama is in the aaload instruction, which reads an object reference from an array and pushes the reference onto the Java stack. This instruction embodies a swizzle barrier in the current version of PJama. Our new approach is to expose this swizzle barrier by inserting a new internal swizzle bytecode before every occurrence of the aaload bytecode. This allows DIVA to identify and hoist such swizzle bytecodes outside loops, thereby decreasing the iterative overhead of swizzle checks. The hoisted range swizzle is designed to swizzle a specified range of the array as determined by analysis.

4.2 Implementation of persistence optimizations

Persistence optimizations have been implemented using bytecode-to-bytecode class transformation that applies type-based alias analysis and access path PRE to Java classes.
This transformation removes redundant read and write barriers. Range swizzle optimizations are also performed by applying the DIVA technique. The optimized classes are targeted for execution on a modified version of the PJama [Atkinson et al. 1996] virtual machine.

4.2.1 Bytecode-to-bytecode class transformation

The Java virtual machine (VM) specification [Lindholm and Yellin 1996] is intended as the interface between Java compilers and Java execution environments. Its standard class format and instruction set permit multiple compilers to inter-operate with multiple VM implementations, enabling the cross-platform delivery of applications that is Java's hallmark. Conforming class files generated by any compiler will run in any Java VM implementation, no matter if that implementation interprets bytecodes, performs dynamic “just-in-time” (JIT) translation to native code, or precompiles Java class files to native object files. Targeting compiled Java classes for analysis and optimization has several advantages. First, program improvements accrue even in the absence of source code, and independently of the compiler and VM implementation. Second, Java class files retain enough high-level type information to enable advanced optimizations. Finally, analyzing and optimizing bytecode can be performed off-line, permitting JIT compilers to focus on fast code generation rather than expensive analysis, while also exposing opportunities for fast low-level JIT optimizations.

This bytecode-to-bytecode class transformation that performs PRE for access expressions in Java is implemented in BLOAT (for Bytecode-Level Optimization and Analysis Tool)[Nystrom et al. 1998]. It takes compiled Java classes adhering to the Java VM specification and generates transformed classes as output. For each method, BLOAT first builds a control-flow graph, with an expression tree for each basic block, then infers the types of local variables and the operand stack at each point in the code [Palsberg and Schwartzbach 1994], constructs an intermediate representation based on static single-assignment (SSA) form [Cytron et al. 1991; Stoltz et al. 1994; Wolfe 1996; Briggs et al. 1997], performs SSA-based value numbering [Briggs et al. 1997] with TBAA, followed by SSA-based PRE
[Chow et al. 1997], and finishes with generation of new Java bytecodes for the method. In this thesis we extend BLOAT to recognize and eliminate redundant read and write barriers. Also, the DIVA technique has been added as a separate pass over the control-flow graph, just before the final code generation phase, to hoist swizzle checks out of loops.

Table 4.1: Bytecodes requiring barriers

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Barrier</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>arraylength</code></td>
<td>read on array operand</td>
</tr>
<tr>
<td><code>athrow</code></td>
<td>read on object operand</td>
</tr>
<tr>
<td><code>getfield</code></td>
<td></td>
</tr>
<tr>
<td><code>instanceof</code></td>
<td></td>
</tr>
<tr>
<td><code>Taload</code></td>
<td>read on array/object operand,</td>
</tr>
<tr>
<td></td>
<td>swizzle on array operand</td>
</tr>
<tr>
<td><code>Tastore</code></td>
<td>read and write on array/object</td>
</tr>
<tr>
<td></td>
<td>operand</td>
</tr>
<tr>
<td><code>putfield</code></td>
<td>read and write on object operand</td>
</tr>
<tr>
<td><code>invokevirtual</code></td>
<td>read on object operand</td>
</tr>
<tr>
<td><code>invokespecial</code></td>
<td></td>
</tr>
<tr>
<td><code>invokeinterface</code></td>
<td></td>
</tr>
</tbody>
</table>

\[ T = b, s, t, l, f, d, c, a \]

4.2.2 Read and write barrier optimization for PJama

In the current release of PJama, the read and write barriers are hidden inside the bytecodes that implement access expressions and method invocations; these are listed in Table 4.1. To optimize the persistence barriers they must first be exposed. Thus, we have deleted the hidden barrier code from the implementations of the original bytecodes and extended the PJama VM with two new internal read and write barrier bytecodes. As a class is loaded into the extended PJama VM its methods must now be edited to insert the appropriate barrier bytecode immediately before each occurrence of the bytecodes listed
in Table 4.1. BLOAT supports this operation with a preprocessing (non-analyzing, non-optimizing) pass over the class to insert the barriers. The class can then go on to execute in the extended VM. Subsequent optimization by BLOAT can then occur at any convenient time. BLOAT also supports a “way-ahead-of-time” option to preprocess and optimize class files for later loading by the new PJama VM; this option is commonly used to prepare the core Java classes for loading into a virgin PJama persistent store.

The new read and write barrier bytecodes are specified in Table 4.2.\(^1\) Rather than operating on the reference at the top of the stack, the new bytecodes take a stack offset so as to ease insertion of the barrier for the target of method invocation bytecodes, which is always located on the stack at some known offset below the other arguments to the call. Thus, the initial preprocessing to insert barriers needs no expensive analysis.

<table>
<thead>
<tr>
<th>Operation</th>
<th>read barrier</th>
<th>write barrier</th>
</tr>
</thead>
<tbody>
<tr>
<td>Format</td>
<td>[read]</td>
<td>[write]</td>
</tr>
<tr>
<td>Forms</td>
<td>[index]</td>
<td>[index]</td>
</tr>
<tr>
<td>Stack Description</td>
<td>(read = 233 (0xe9))</td>
<td>(write = 234 (0xca))</td>
</tr>
<tr>
<td></td>
<td>No change</td>
<td>No change</td>
</tr>
</tbody>
</table>

The index is an unsigned byte between 0 and 255, inclusive. The operand stack word at offset index from the top of the stack must be of type reference. If that reference is not null then the object it references is checked for residency, and faulted in if it is not.

As in Hosking [1997], we also exploit Java’s object-oriented execution paradigm to avoid barriers on accesses to the object on which an instance method was invoked. Since

---

\(^1\)The current PJama prototype distinguishes pointer stores from non-pointer stores in its implementation of the write barrier, for reasons having to do with details of its implementation of heap stabilization. To support this functionality we must insert and optimize two different write barrier bytecodes, one for pointers and one for non-pointers. BLOAT does in fact support this, but we consider them to be equivalent for this work so as to demonstrate the full potential for optimization of write barriers.
the target—accessed via the `this` keyword inside the instance method—is made resident at the time of the call by the read barrier associated with the "invoke" bytecodes of Table 4.1, there is no need for barriers on accesses via `this`. The JDK compiler stores `this` in the first local variable of instance methods, allowing BLOAT to recognize such accesses. BLOAT also recognizes references to objects that are instantiated using the "new" bytecodes, so as to eliminate barriers on accesses to newly-allocated objects.

4.2.3 Range swizzle optimization for PJama

In the current release of PJama the `aload` instruction has a swizzle barrier built into it. In line with our optimization strategy, we elide the swizzle barrier from the `aload` instruction and extend the PJama VM with two more internal swizzle bytecodes. The `aswizzle` bytecode swizzles a single reference element while the `aswizzleRange` bytecode swizzles a specified range of reference elements in an array. The details of the bytecodes can be found in Table 4.3. The same preprocessing step used to insert read and write barrier opcodes is used to insert an `aswizzle` bytecode before each `aload` instruction. The `aswizzle` uses a copy of the operands of the `aload`. After DIVA deduces loop bounds, an `aswizzleRange` can be inserted outside the loop and redundant `aswizzles` inside the loop can be safely eliminated.

4.2.4 Cache management

As mentioned earlier, barrier optimizations require a contract with the persistence runtime system, which must not undo the effect of a barrier while optimized code can execute that assumes the barrier is still in effect. The contract with the PJama runtime system is simple: PJama must maintain the effect of all barriers for all objects directly referenced from a Java thread’s stack frames (both operand stacks and local variables). In other words, resident objects referenced directly from a thread stack must be pinned in the object cache whenever the thread is active. Thus, the PJama object cache manager must either avoid evicting pinned objects when it attempts to reclaim cache space, or arrange for them to be made resident before the pinning thread resumes execution. Dirty bits set on objects in the
Table 4.3: New swizzle barrier bytecodes

<table>
<thead>
<tr>
<th>Operation Format</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>swizzle reference from array</td>
<td>The arrayref must be of type reference and must refer to an array whose components are of type reference. The index must be of type int. If the arrayref is not null, then the element at index is swizzled, if not already. arrayref and index are popped from the operand stack.</td>
</tr>
<tr>
<td>aswizzle</td>
<td>aswizzle = 236 (0xec)</td>
</tr>
<tr>
<td>aswizzleRange</td>
<td>aswizzleRange = 237 (0xed)</td>
</tr>
<tr>
<td>Stack</td>
<td>arrayref, index =&gt; ...</td>
</tr>
<tr>
<td>Forms</td>
<td>arrayref, start, end =&gt; ...</td>
</tr>
</tbody>
</table>

The arrayref must be of type reference and must refer to an array whose components are of type reference. The start and end must be of type int. If the arrayref is not null, then the elements within the intersection of [start,end] and [0, arraylength] are swizzled, if not already. arrayref, start and end are popped from the operand stack.

It is possible to refine the compile-time/run-time contract if the compiler can provide more detailed information to the run-time system as to the barriers in effect for ranges of optimized code. Such information is similar to the static tables sometimes provided to the run-time system for exception handling and garbage collection [Diwan et al. 1992; Agesen et al. 1998].
5 EXPERIMENTS

5.1 Read and write barrier optimization

To evaluate the impact of our read and write barrier optimizations we applied them to the traversal portions of a Java implementation of the O07 benchmarks [Carey et al. 1993], comparing the number of read and write barriers required for execution of each benchmark for unoptimized code versus optimized code. The classes for the O07 benchmarks, as well as the Java core classes used by O07, were first edited by BLOAT to add the new read and write barrier bytecodes. Optimized classes were obtained from these using BLOAT’s ahead-of-time optimization option. Also, in order to separate out the impact of exposed barrier PRE versus access expression PRE alone, we optimized the original barrier-free classes, then edited them to add persistence barriers. We also wanted to separate out the effect of our this optimizations (see Section 4.2.2). Thus, we obtain results for four distinct configurations of the O07 classes which are described in detail in Section 5.1.3.

5.1.1 Benchmarks

The O07 benchmarks [Carey et al. 1993] are a comprehensive test of object-oriented database performance. They measure the speed of many different kinds of pointer traversals, including traversals over cached data, traversals over disk-resident data, sparse traversals, and dense traversals. The benchmarks also measure the efficiency of many different kinds of updates, including updates to indexed and unindexed object fields, repeated updates, sparse updates, updates of cached data, and the creation and deletion of objects. These operations are performed on a synthetic design database, consisting of a keyed set
of composite parts. Associated with each composite part is a documentation object consisting of a small amount of text. Each composite part consists of a graph of atomic parts with one of the atomic parts designated as the root of the graph. Each atomic part has a set of attributes, and is connected via a bi-directional association to several other atomic parts. The connections are implemented by interposing a separate connection object between each pair of connected atomic parts. Composite parts are arranged in an assembly hierarchy; each assembly is either made up of composite parts (a base assembly) or other assemblies (a complex assembly). Each assembly hierarchy is called a module. Our results are all obtained with the small OO7 database, configured as in Table 5.1.

Table 5.1: Small OO7 database configuration

<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Modules</td>
<td>1</td>
</tr>
<tr>
<td>Assembly levels</td>
<td>7</td>
</tr>
<tr>
<td>Subassemblies per complex assembly</td>
<td>3</td>
</tr>
<tr>
<td>Composite parts per base assembly</td>
<td>3</td>
</tr>
<tr>
<td>Composite parts per module</td>
<td>500</td>
</tr>
<tr>
<td>Atomic parts per composite part</td>
<td>20</td>
</tr>
<tr>
<td>Connections per atomic part</td>
<td>3</td>
</tr>
<tr>
<td>Total composite parts</td>
<td>500</td>
</tr>
<tr>
<td>Total atomic parts</td>
<td>10000</td>
</tr>
</tbody>
</table>

We used the following traversal operations of the OO7 benchmarks:

1 Raw traversal speed: traverse the assembly hierarchy; for each base assembly encountered visit each of its unshared composite parts; for each composite part encountered visit its entire graph of atomic parts using depth-first search; return a count of the number of atomic parts visited

2 Traversal with updates: repeat traversal 1 but update atomic parts during the traversal (as follows) by swapping two attributes; return the number of updates performed

   (a) Update one atomic part per composite part encountered

   (b) Update every atomic part encountered

   (c) Update each atomic part in a composite part four times
3 Traversal with indexed field updates: repeat traversal 2, except that the update is on an indexed attribute

6 Sparse traversal speed: traverse the assembly hierarchy; for each base assembly encountered visit each of its unshared composite parts; for each composite part encountered visit just the root atomic part; return the number of atomic parts visited

5.1.2 Metrics

For each combination of benchmark and optimization level we measure the number of read and write barriers executed for the benchmark using an instrumented version of the VM that reports bytecode execution frequencies. We measured only warm executions of the benchmark operations, so as to eliminate the overhead of bytecodes executed for initialization of classes as they are dynamically loaded by the VM.

5.1.3 Results

The results of read barrier optimizations are given in Table 5.2 and those of write barrier optimizations are given in Table 5.3. The four different configurations we measured are:

- **none**: unoptimized with barriers
- **access**: access path optimizations without barrier optimizations
- **access+barrier**: access path optimizations with barrier optimizations
- **access+barrier+this**: this, access path optimizations with barrier optimizations

The difference between access and access+barrier+this reveals the advantage to be gained by exposing the barriers to optimization.

The results reveal that on average 83% of read barriers, and 25% of write barriers, are removed by PRE over both access expressions and barrier expressions. Considering the write barrier results individually, one can immediately see the impact of optimization by comparing traversals 2b and 2c, which differ only in the number of times each part is updated. The four updates per part in 2c are performed in a tight loop, so the optimizer is able to hoist the write barrier out of the loop, resulting in the same number of write barriers executed as traversal 2b.
Applying PRE just to the access expressions before insertion of the barriers is much less effective, indicating the advantages to be gained from exposing them to the optimizer. In other words, simply adding PRE over access expressions to the original PJama implementation (in which the barriers are buried inside the access bytecodes) cannot significantly reduce barrier overheads.

Table 5.2: Results of read barrier optimizations

<table>
<thead>
<tr>
<th>Traversal</th>
<th>Read barriers executed</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PRE level</td>
</tr>
<tr>
<td></td>
<td>none</td>
</tr>
<tr>
<td>1</td>
<td>10535707</td>
</tr>
<tr>
<td>2a</td>
<td>10588195</td>
</tr>
<tr>
<td>2b</td>
<td>10666927</td>
</tr>
<tr>
<td>2c</td>
<td>11191807</td>
</tr>
<tr>
<td>3a</td>
<td>10586008</td>
</tr>
<tr>
<td>3b</td>
<td>10623187</td>
</tr>
<tr>
<td>3c</td>
<td>11016847</td>
</tr>
<tr>
<td>6</td>
<td>3458575</td>
</tr>
</tbody>
</table>

5.2 Range swizzle optimization

5.2.1 Benchmarks

To evaluate the impact of range swizzle optimizations using DIVA, a set of benchmarks which use arrays of objects extensively had to be chosen. With that objective the following applications were chosen:

2. *Cholesky*: Set of routines performing Cholesky Decomposition.
Table 5.3: Results of write barrier optimizations

<table>
<thead>
<tr>
<th>Traversal</th>
<th>PRE level</th>
<th>% removed</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>none</td>
<td>access</td>
</tr>
<tr>
<td>1</td>
<td>495363</td>
<td>495363</td>
</tr>
<tr>
<td>2a</td>
<td>499737</td>
<td>499737</td>
</tr>
<tr>
<td>2b</td>
<td>582843</td>
<td>582843</td>
</tr>
<tr>
<td>2c</td>
<td>845283</td>
<td>845283</td>
</tr>
<tr>
<td>3a</td>
<td>497550</td>
<td>497550</td>
</tr>
<tr>
<td>3b</td>
<td>539103</td>
<td>539103</td>
</tr>
<tr>
<td>3c</td>
<td>670323</td>
<td>670323</td>
</tr>
<tr>
<td>6</td>
<td>14223</td>
<td>14223</td>
</tr>
</tbody>
</table>

5.2.2 Results

The results of range swizzle optimizations are given in Table 5.4. The number of aswizzle bytecodes executed in classes that have had them inserted, are under the column heading decorated. The count of aswizzle bytecodes executed in classes that have been optimized after being decorated, are under the column heading optimized. The results reveal that DIVA optimizations remove on average 66% of aswizzles in the decorated code. Looking at Table 5.4, we observe that the number of new aswizzleRanges introduced is on average just 0.9% of aswizzles in the decorated code. This demonstrates the effectiveness of range swizzle optimizations to reduce the array swizzle overhead with negligible cost.

5.3 Conclusions

The results shown above demonstrate the effectiveness of the optimization techniques developed in this work. For the OO7 traversal benchmarks these optimizations remove a majority (83%) of read barriers and a significant fraction (25%) of write barriers. For
Table 5.4: Results of range swizzle optimizations

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>aswizzles executed</th>
<th>aswizzleRanges executed</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>decorated</td>
<td>optimized</td>
</tr>
<tr>
<td>Linpack</td>
<td>75365</td>
<td>20217</td>
</tr>
<tr>
<td>Cholesky</td>
<td>921855</td>
<td>256994</td>
</tr>
<tr>
<td>Neural</td>
<td>6491933</td>
<td>3397983</td>
</tr>
<tr>
<td>Inversion</td>
<td>2309400</td>
<td>649710</td>
</tr>
</tbody>
</table>

the range swizzle benchmarks a major portion (66%) of swizzle barriers are eliminated at negligible cost.

Thus, the major conclusions that can be drawn from this work are:

- Combining type-based alias analysis with partial redundancy elimination over access expressions, is a powerful technique for reducing the fundamental barrier overheads of orthogonal persistence.

- Demand-driven induction variable analysis is very effective in reducing the array swizzle overheads of orthogonal persistence.

Our results conclusively demonstrate that the overhead of orthogonal persistence can be reduced significantly by program analysis and optimization. We believe these techniques will prove crucial to the achievement of respectable performance by persistent systems in general and persistent Java systems in particular.

5.4 Future work

We anticipate several extensions of this work in the domain of orthogonal persistence. These opportunities can be broadly categorized as:

- Optimizations enabled by persistence: Analysis, compilation and execution in a persistent setting can open up new avenues for generic program improvement.

- Optimizations enabling for persistence: Further reduction of persistence-specific overheads, especially reduction of I/O by clustering and prefetching.
5.4.1 Persistence-enabled optimizations

When it comes to traditional language optimizations there is usually a tradeoff between the speed of optimization versus their effectiveness. For a language like Java with its dynamic, late-binding, object-oriented nature, several aggressive optimizations can be envisaged as in Self-91 [Chambers 1992]. But due to the fast turnaround time required by "just-in-time" (JIT) compilation, many of these analyses have to be toned down [Hölzle and Ungar 1996]. Yet a persistent environment can provide an appropriate setting for exploiting such aggressive analysis by taking them off-line [Cutts and Hosking 1997]. Also, analysis and optimization phases are greatly simplified when all code, data, profile information, etc., are retained within a persistent store. There are several other interesting opportunities like "whole-program" optimizations [Diwan et al. 1996; Diwan 1997] in a persistent setting and specialization of code with respect to stored data.

5.4.2 Persistence-enabling optimizations

Optimizing the I/O performance of persistent systems is a challenge that is yet to be addressed adequately. We believe that a combination of clustering and prefetching, driven by information provided by dynamic profiling, can lead to significant I/O performance gains. There is also a strong connection between these techniques and read, write and swizzle barrier optimizations presented in this work.

To summarize, future work will be driven by the unique setting provided by persistence for optimizations, both persistence-enabled and persistence-enabling. Our goal is to unify these approaches into a common framework of program analysis and execution profiling.


