10-3-2012

Observation of 1D Behavior in Si Nanowires: Toward High-Performance TFETs

Ramon B. Salazar  
*Birck Nanotechnology Center, Purdue University*

Saumitra R. Mehrotra  
*Network for Computational Nanotechnology, Purdue University*

Gerhard Klimeck  
*Network for Computational Nanotechnology, Purdue University, gekco@purdue.edu*

Navab Singh  
*Institute of Microelectronics, Agency for Science, Technology, and Research, Singapore*

Joerg Appenzeller  
*Birck Nanotechnology Center, Purdue University*

Follow this and additional works at: [http://docs.lib.purdue.edu/nanopub](http://docs.lib.purdue.edu/nanopub)

Part of the [Nanoscience and Nanotechnology Commons](http://docs.lib.purdue.edu/nanopub)

Salazar, Ramon B.; Mehrotra, Saumitra R.; Klimeck, Gerhard; Singh, Navab; and Appenzeller, Joerg, "Observation of 1D Behavior in Si Nanowires: Toward High-Performance TFETs" (2012). *Birck and NCN Publications.* Paper 909.  
http://dx.doi.org/10.1021/nl3025664

This document has been made available through Purdue e-Pubs, a service of the Purdue University Libraries. Please contact epubs@purdue.edu for additional information.
**Observation of 1D Behavior in Si Nanowires: Toward High-Performance TFETs**

Ramon B. Salazar,*† Saumitra R. Mehrotra,‡† Gerhard Klimeck,‡† Navab Singh,§ and Joerg Appenzeller†

†Birck Nanotechnology Center, Purdue University, 1205 W. State Street, West Lafayette, Indiana 47907, United States
‡Network for Computational Nanotechnology, 207 S. Martin Jischke Drive, West Lafayette, Indiana 47907, United States
§Institute of Microelectronics, Agency for Science, Technology, and Research (A*STAR), Singapore

**ABSTRACT:** This article provides experimental evidence of one-dimensional behavior of silicon (Si) nanowires (NWs) at low-temperature through both transfer (I_on–V_G) and capacitance–voltage characteristics. For the first time, operation of Si NWs in the quantum capacitance limit (QCL) is experimentally demonstrated and quantitatively analyzed. This is of relevance since working in the QCL may allow, e.g., tunneling field-effect transistors (TFETs) to achieve higher on-state currents (I_on) and larger on/off-state current ratios (I_on/I_off), thus addressing one of the most severe limitations of TFETs. Comparison of the experimental data with simulations finds excellent agreement using a simple capacitor model.

**KEYWORDS:** Sub-bands, one-dimensional, silicon, nanowire, capacitance, TFET

In the quest to find an energy-efficient switching device, the tunneling field-effect transistor (TFET) is one of the most promising routes. TFETs have the potential to operate at low voltages due to an inverse subthreshold slope (S) which is smaller than 60 mV/dec at room temperature as found in traditional complementary metal-oxide semiconductor (CMOS) FETs. To compete with CMOS technology, TFETs not only need a small S but also should allow for a high on-state current (I_on) and a low off-state current (I_off) so that I_on/I_off is high. To achieve this, the parameters that determine the behavior of TFETs must be optimized. Many of these parameters can be studied within the Wentzel–Kramers–Brillouin (WKB) approximation, where the tunneling transmission probability (T_D) is given by:

\[
T_D \propto \exp \left( - \frac{4\lambda_{ch} \sqrt{2m^* E_{g}^{1/2}}}{3\hbar (E_g + q\Delta V_{th})} \right) \]

\[
\propto \exp \left( - \frac{4\lambda_{ch} \sqrt{2m^* E_{g}^{1/2}}}{3\hbar (E_g + q\frac{C_{ox}}{C_{ch} + C_{q}} \Delta V_{G})} \right) \]

(1)

Although WKB is numerically accurate only for semiconductors with direct bandgap, it can be shown that for semiconductors with indirect bandgap WKB predicts similar trends to those found with more rigorous calculations. The optimization of parameters, such as the bandgap (E_g), the tunneling distance (\lambda_{ch}), and the effective mass (m^*), in (eq 1) has been extensively discussed in literature. However, there is one performance parameter which is often overlooked: the quantum capacitance limit (QCL). While the impact of the QCL on various figures of merit, such as the gate delay and power-delay product, has been studied theoretically, little experimental work has focused on this topic. To the best of our knowledge, only two experimental studies in carbon nanotubes (CNTs) demonstrated operation in the QCL for one-dimensional (1D) structures. However, its impact on the performance of TFETs was not discussed. Due to the nature of the working principle in TFETs, such devices have significantly lower I_on compared to classical devices which operate in the charge control limit (CCL).

To appreciate the impact of the QCL on I_on of TFETs, consider the ratio C_q/C_{ox} + C_{ch} in (eq 1), which hereinafter will be referred to as the "quantum capacitance factor (QCF)". We define QCF \equiv \partial \phi / \partial V_G = C_q/C_{ox} + C_{ch} where C_{ox} is the oxide capacitance and C_{ch} is the quantum capacitance. In the QCL (when C_q \ll C_{ox}) the QCF reaches its maximum (QCF = 1) even in the on-state of the FET. According to (eq 1) when QCF becomes maximum, so does T_D. In practice, this may translate into a higher I_on and higher I_on/I_off ratio, which are both figures of merit of paramount importance in high-performance TFETs. In addition, it has been shown that in the QCL, drain-induced barrier thinning (DIBT) is significantly suppressed, which avoids undesirable effects, such as nonlinearity in the output characteristics and shifting of the threshold voltage. Therefore, operation in the QCL is a critical feature to consider in the design and study of TFETs.

Received: July 12, 2012
Revised: September 19, 2012
Published: October 3, 2012

© 2012 American Chemical Society

dx.doi.org/10.1021/nl3025664 | Nano Lett. 2012, 12, 5571--5575
In terms of channel structure, 1D nanowires (NWs) are highly relevant since they are more likely to reach the QCL. In terms of material choice, silicon (Si) is an attractive option because its relatively large $E_g$ allows to achieve a low $I_{\text{off}}$ (hence improving $I_{\text{on}}/I_{\text{off}}$). Additionally, Si-based devices are compatible with state-of-the-art CMOS processes and are suitable for top-down approaches and sophisticated integration schemes.

This work presents experimental evidence of Si NWs exhibiting 1D behavior. This is the first time the impact of a 1D DOS is observed through CV measurements in a NW and also constitutes the first experimental demonstration of operation in the QCL in this type of system. In addition, results from simulations including the effect of relevant capacitances are shown. An excellent agreement is found between the theoretical calculations and the experimental data. The devices investigated in this study are gate-all-around (GAA) Si NW FETs. Figure 1a shows the schematic structure of the device with a cross-sectional TEM image of the NW.

The length ($L$) of the Si NWs is 500 nm, and the silicon dioxide ($\text{SiO}_2$) thickness ($t_{\text{ox}}$) is 4 nm. Notice that the Si NW has a triangular shape and the length of each side is approximately 6 nm. The gate, source, and drain contacts are heavily doped ($\sim 10^{20} \text{ cm}^{-3}$) structures (crystalline Si for source and drain and poly-Si for the gate). The Si NW is intrinsic (unintentional doping of $\sim 10^{15} \text{ cm}^{-3}$). The transport direction along the wire axis is (110). A complete and detailed description of the device fabrication process and device dimensions is provided in ref 20.

The transfer characteristics ($I_d-V_G$) as well as the CV measurements were both carried out at room- and low-temperatures ($T = 293$ and 77 K, respectively), in vacuum and isolated from electromagnetic radiation in a probe station.

$I_d-V_G$ was obtained using a semiconductor parameter analyzer. The CV curves were measured using an ultraprecision capacitance bridge. Figure 1b shows a schematic representation of the experimental setup to measure CV curves of the Si NW FETs. The drain and source terminals are short circuited and act as a single terminal. The ac signal is applied to the source/drain terminal while the dc voltage is applied to $V_G$. A grounded metallic electrostatic screen was inserted between the drain/source and the gate terminals in order to screen the fringing electric fields between them. This technique was used in previous experimental work to reduce parasitic (fringe) capacitances.

A clear correlation between $I_d-V_G$ and CV measurements is always expected since both techniques capture information about how carriers are accommodated in the channel states as $V_G$ varies. Figure 2 displays the full $I_d-V_G$ and CV characteristics of a Si NW FET at room temperature to highlight this current and capacitance relationship. The band diagrams corresponding to each state of the device in Figure 2a are shown on top of the graph. From Figure 2a we conclude that for $V_G > 2.5 \text{ V}$ band-to-band tunneling (BTBT) from the valence band (VB) at the drain, into the conduction band (CB) in the channel, and from there into the VB at the source creates a current path. BTBT is possible because the NWs are very thin, and this leads to a very small $\lambda_{\text{th}}$ as defined in eq 1, which makes $T_D$ high for large enough positive $V_G$ values.

For $V_G < -0.1 \text{ V}$ (on-state) thermionic emission of holes through the VB from source to drain occurs. For $-0.1 \text{ V} < V_G < 0.5 \text{ V}$, thermionic emission of electrons through the CB from source to drain is observed.
2.5 the device is in the off-state. In the following we will be focusing on the on-state ($V_G < -0.1 \text{ V}$) and explore the impact of the VB 1D subbands on the device characteristics.

The measured $C_{tot}$ in Figure 2b contains four components: $C_{tot}$, $C_{sp}$, the interface traps capacitance ($C_{it}$), and the gate poly-Si capacitance ($C_{poly}$). The inset shows the equivalent circuit of these capacitances (the parasitic capacitances in parallel with the entire circuit are ignored for simplicity). Notice in Figure 2b that for $V_G < -1 \text{ V}$ the capacitance decreases as $V_G$ becomes more negative. This trend is due to the impact of $C_{poly}$ and is well established in conventional MOSFETs. For $V_G > 2.5 \text{ V}$ the capacitance increases because a larger $V_G$ implies a higher $I_{DB}$ and hence more electrons are populating the CB in the channel due to BTBT. For $0 \text{ V} < V_G < 2.5 \text{ V}$ the capacitance is mainly dominated by $C_a$ due to carriers filling trap states available in the bandgap.

The next section highlights the most relevant findings of this study: (i) the direct observation of subbands in Si NWs and (ii) the evidence of Si NW FETs operating close to the QCL. Figure 3 shows $I_d-V_G$ and CV curves at room and low temperatures for the same Si NW FET characterized in Figure 2. We claim that both the “hump” in the $I_d-V_G$ as well as the “lobe” in the CV of Figure 3a,b at 77K are unambiguous evidence of mode quantization in our Si NWs. While this work is the first to experimentally demonstrate both features in Si NWs, other studies have reported similar $I_d-V_G$ characteristics for CNTs$^{23}$ and InAs NWs$^{24}$ and in the case of CNTs the experimental signature of 1D subbands has been reported through CV measurements as well$^{17,18}$.

However, not all devices showing the 1D feature in the CV exhibited the corresponding 1D signature in the $I_d-V_G$. This finding makes us conclude that observing one-dimensional aspects in transport measurements can be suppressed due to various scattering effects, while the static CV measurement is the more robust way to experimentally study the density of states.

The implications of observing individual subbands in Si NWs through CV measurements are highly noteworthy: being able to observe the (convoluted) 1D DOS in the CV curve implies that $C_q$ is the dominant component of $C_{tot}$. Therefore, the device is approaching the limit where $C_q << C_{tot}$ (i.e., is operating near the QCL). As mentioned above, operating in the QCL leads to higher $I_{on}$ and larger $I_{on}/I_{off}$ thus allowing to overcome one of the major limitations of TFETs. A convenient way to quantify the extent to which the device is within the QCL is by calculating the QCF ($0 < \text{QCF} < 1$). Results from our simulations (see the following discussion) indicate that QCF $\approx 0.25$ in the on-state of the devices under investigation.

To understand the impact of individual capacitances on $C_{tot}$ in detail, we have simulated CV curves using input parameters extracted from the characterization and geometry of the devices. A significant effort has been devoted to compute the capacitance of Si NWs using rigorous numerical simulations.$^{25-28}$ However, in this work a much simpler approach is proposed. The inset of Figure 2b shows the equivalent circuit of capacitors ($C_{poly}$, $C_{ox}$, $C_a$ and $C_q$) which has been used to calculate the total gate capacitance.

$C_{poly}$ and $C_{ox}$ were modeled assuming a cylindrical capacitor geometry—a reasonable approach for the GAA structure employed here.$^7$ Within this framework, $C_{poly} = (2\pi\varepsilon_0 L)/(\ln((d/2 + t_{ox} + W_{dep})/(d/2 + t_{ox})))$ and $C_{ox} = (2\pi\varepsilon_0 L)/(\ln((d/2 + t_{ox})/(d/2)))$, where $d$ is the diameter of the Si NW ($d = 6 \text{ nm}$), $L$ is the length of the device ($L = 500 \text{ nm}$), $t_{ox}$ is the oxide thickness ($t_{ox} = 4 \text{ nm}$), $W_{dep}$ is the depletion width of the poly-Si gate, and $\varepsilon_{ox}$ and $\varepsilon_{Si}$ are the permittivity constants for SiO$_2$ and Si, respectively.

Eqs 2–5 show how the charge in the poly-Si gate ($Q_{poly}$), the change in channel potential ($\Delta \Phi_{ch}$), the $C_q$ and the charge in the Si NW ($Q_{Si}$) were calculated.

$$Q_{poly} = qL[(W_{dep} + d/2)^2 - (d/2)^2]N_{poly}$$

$$\Delta \Phi_{ch} = \Delta V_G \left(C_{ox}^{-1} + C_{poly}^{-1}\right)^{-1} + C_q$$

$$C_q = \frac{\partial Q_{Si}}{\partial \Phi_{ch}}$$

$$Q_{Si} = qL \int_{-\infty}^\infty \frac{\text{DOS}(E)dE}{1 + \exp\left(\frac{E - \Phi_{ch}^0 \pm \Delta \Phi_{ch}}{k_B T}\right)}$$

In (eq 2) $N_{poly}$ is the doping of the poly-Si gate. In (eq 5) $\Phi_{ch}^0$ is the equilibrium channel potential, and “DOS(E)” is the 1D DOS calculated from the energy dispersion which was obtained using tight binding (TB). For the CB, the nearest-neighbor sp$^3$d$^5$s* TB method without spin–orbit (SO) coupling was employed. Well established and calibrated TB parameters for Si have been used.$^{29,30}$ For the VB, the nearest-neighbor sp$^3$s* TB

5573 dx.doi.org/10.1021/nl3025664 | Nano Lett. 2012, 12, 5571−5575
dependence on $N_{\text{poly}}$. The doping level of the poly-Si gate has a distinct impact on the lobes and the slope of the CV for negative gate voltages making it a good testing parameter for the validity of our simulation approach. Furthermore, in Figure 4a a number of observations are noteworthy:

(i) In the CB, the 1D DOS feature (lobe) is not visible due to the relatively small energetic spacing between the first and third subband ($\sim$30 meV) and also because $C_q$ is large enough such that $C_q \ll C_{\text{ox}}$ (which makes $C_{\text{tot}} \approx C_{\text{ox}}$). The fact that the 1D DOS feature is seen in the VB but not in the CB is consistent with our experiments. A total of 12 n-type Si NW TFETs were tested at $T = 77$ K, and none of them showed 1D DOS features in the CB, neither in the $I_d-V_G$ nor in the CV curves.

(ii) The lobes in the VB get broader as $N_{\text{poly}}$ is decreased. This is because as $N_{\text{poly}}$ decreases so does $C_{\text{poly}}$. According to (eq 3) a smaller $C_{\text{poly}}$ implies a smaller $\Delta\Phi_{\text{tot}}$, which translates into broader features ($V_G$ becomes less effective at moving the bands). In the VB, as $N_{\text{poly}}$ decreases so does the overall $C_{\text{tot}}$ due to the series arrangement of capacitors (see inset Figure 2b). On the other hand, the lower $N_{\text{poly}}$, the easier the poly-Si is depleted with increasing magnitude of $V_G$, hence $(dC_{\text{tot}}/dV_G)$ increases (for $V_G < -1.5$ V).

Before addressing the next subject, it is important to consider device-to-device variations. The threshold voltage ($V_{\text{th}}$) is the approximate value of $V_G$ at which the first subband in the VB is populated. This information is captured by both the $I_d-V_G$ and also the CV characteristic. Therefore, similar devices will exhibit similar CV curves, but those curves may be shifted along the $V_G$ axis due to variations of the threshold voltage $V_{\text{th}}$. Moreover, our setup includes parasitic capacitances in parallel with the arrangement of capacitors shown in the inset of Figure 2b. These capacitances add a constant yet from device-to-device varying value to the measured total gate capacitance and thus produce a shift along the capacitance axis.

Therefore, variations in $V_{\text{th}}$ and parasitic capacitances produce shifts along the $V_G$ axis and the capacitance axis, respectively, when the total gate capacitance is measured, but they do not stretch or deform the CV curve at all. To account for this effect an offset was introduced to the simulations presented in Figure 4b in order to compare the relevant 1D features (i.e., the width and height of lobes). Figure 4b shows the final comparison of experimental and simulated CV curves at $T = 77$ K. The experimental curve is the averaged CV of four different devices. Notice that $N_{\text{poly}}$ corresponds to the value of the actual device. It is obvious that there is an excellent agreement between the simulated and experimental CV curves in terms of the width and height of the lobes. Also notice that $(dC_{\text{tot}}/dV_G)$ is very similar in the region where $C_{\text{poly}}$ is dominant ($V_G < -1.5$ V). This shows that our analytical model successfully quantifies the impact of the 1D DOS on $C_q$ and the effect of $C_{\text{poly}}$.

The QCF can be readily obtained from the simulated $C_q$ and $C_{\text{ox}}$. It is found that QCF $\approx 0.25$ in the on-state (average in the range $-0.5 < V_G < 0$ V). This is to the best of our knowledge the first time that operation in the quantum capacitance regime has been experimentally quantified. Preliminary estimates indicate that a minimum QCF $\approx 0.6$ is needed in order to exploit the benefits of the QCL for TFETs in future device applications. Although theoretically, operation in the QCL increases $I_{\text{on}}$ and $I_{\text{off}}/I_{\text{on}}$ there are practical issues that may impact the effectiveness of this approach. This is the subject of the following discussion.

First, notice that QCF = 0.25 was obtained at low temperatures. At room temperature, QCF decreases due to thermal smearing and also because $\Delta E_{\text{sub}}$ (spacing between subbands) becomes smaller. Therefore, achieving QCF = 0.6 at room temperature seems unlikely in the case of Si. However, the important point to keep in mind is that the larger QCF, the
better the performance of TFETs will be, even when QCF < 0.6 and regardless of the temperature of operation. Second, results from TB simulations (not shown) suggest that by applying tensile strain $\Delta E_{sub}$ in the CB may be increased without changing substantially $E_q$ which would favorably impact QCF. This may also prove advantageous for the implementation of a complementary design since it allows both n- and p- TFETs to exhibit similar QCF. This may also prove advantageous for the implementation of a complementary design since it allows both n- and p- TFETs to exhibit similar QCF. Lastly, an alternative approach to increasing QCF occurs possible by using small $E_q$ materials as an active channel. Such materials have intrinsically larger $\Delta E_{sub}$, thus increasing QCF. In this case, $I_{on}$ increases both because QCF is larger and $E_q$ is smaller.

In summary, the impact of the 1D DOS in Si NW FETs has been experimentally observed, both through $I_d-V_g$ and CV measurements. This is the first experimental demonstration of near-QCL operation of a Si-based device. In particular our findings imply that in practice approaching the QCL is in fact possible with state-of-the-art technology. On one hand, this may increase $I_{on}$ and $I_{on}/I_{off}$ ratio which would help to overcome one of the major limitations in TFETs. On the other hand, operating in the QCL suppresses DIBT which eliminates nonlinearity effects in the output characteristics and avoids ultimately shifts of the threshold voltage. An analytical model to calculate the total gate capacitance has been proposed which is able to quantitatively capture the impact of the 1D DOS on $C_q$ and the effect of the gate poly-Si depletion as evident from comparison with experimental data.

■ AUTHOR INFORMATION

Corresponding Author
*E-mail: ramon@purdue.edu

Notes
The authors declare no competing financial interest.

■ ACKNOWLEDGMENTS

The manuscript was written through contributions of all authors. The authors gratefully acknowledge the financial support provided by the Center on Functional Engineered Nano Architectonics (FENA) under grant 104295.

The authors would like to thank the support of the MSD Focus Center, one of six research centers funded under the Focus Center Research Program (FCRP), a Semiconductor Focus Center, one of six research centers funded under the Nanoscale Science and Engineering Initiative (NSF grant ECC-0228390) are acknowledged.

R.B.S. would kindly like to thank Dr. Carl Andeen, Dr. Carl Hagerling, and Dr. Paul Sauerland for helpful discussions.

■ REFERENCES

(22) Both $I_{on}-V_g$ and CV show a shift towards more negatives gate voltages when the temperature is decreased. We believe that this shift is associated with the widening of the bandgap at low temperatures.