## **Purdue University** Purdue e-Pubs

Birck and NCN Publications

Birck Nanotechnology Center

6-1-2009

## Performance analysis of statistical samples of graphene nanoribbon tunneling transistors with line edge roughness

Mathieu Luisier Purdue University - Main Campus, mluisier@purdue.edu

Gerhard Klimeck Birck Nanotechnology Center, Purdue University, gekco@purdue.edu

Follow this and additional works at: http://docs.lib.purdue.edu/nanopub



Part of the Nanoscience and Nanotechnology Commons

Luisier, Mathieu and Klimeck, Gerhard, "Performance analysis of statistical samples of graphene nanoribbon tunneling transistors with line edge roughness" (2009). Birck and NCN Publications. Paper 392. http://docs.lib.purdue.edu/nanopub/392

This document has been made available through Purdue e-Pubs, a service of the Purdue University Libraries. Please contact epubs@purdue.edu for additional information.

## Performance analysis of statistical samples of graphene nanoribbon tunneling transistors with line edge roughness

Mathieu Luisier<sup>a)</sup> and Gerhard Klimeck

Network for Computational Nanotechnology and Birck Nanotechnology Center, Purdue University, 465 Northwestern Ave, West Lafayette, Indiana 47907, USA

(Received 3 April 2009; accepted 1 May 2009; published online 2 June 2009)

Using a three-dimensional, atomistic quantum transport simulator based on the tight-binding method, we investigate statistical samples of single-gate graphene nanoribbon (GNR) tunneling field-effect transistors (TFETs) with different line edge roughness probabilities. We find that as the nanoribbon edges become rougher, the device OFF-current drastically increases due to a reduction of the graphene band gap and an enhancement of source-to-drain tunneling leakage through the gate potential barrier. At the same time, the ON-current remains almost constant. This leads to a deterioration of the transistor subthreshold slopes and to unacceptably low ON/OFF current ratios limiting the switching performances of GNR TFETs. © 2009 American Institute of Physics.

[DOI: 10.1063/1.3140505]

The functionality of tunneling field-effect transistors (TFETs) with a subthreshold slope (SS) better than 60 mV/ decade at room temperature has recently been experimentally demonstrated using a carbon nanotube and a silicon-on-insulator<sup>2</sup> structure. Many theoretical studies have shown that tunneling transistors with steep subthreshold slopes could also be realized with other materials and/or configurations such as InAs (Ref. 3) nanowires, SiGe (Ref. 4) ultrathin bodies, or graphene nanoribbons (GNRs).

TFETs based on graphene nanoribbon are especially interesting since they are expected to offer larger ON-currents, lower OFF-currents, and steeper SS than Si or III-V compound semiconductors, they are one-dimensional (1D), fully compatible with planar processing, and they have light and identical conduction and valence band effective masses as well as a width-tunable narrow band gap. Reference 5 theoretically predicts a subthreshold swing =0.19 mV/decade, an ON-current  $I_{\rm on}$ =800  $\mu$ A/ $\mu$ m, and OFF-current  $I_{\text{off}}$ =26 pA/ $\mu$ m for a 5 nm wide GNR device with a gate length  $L_g=20$  nm. In that work a 1D simulation approach based on the Wentzel-Kramers-Brillouin (WKB) approximation and ideal GNR structures are used.

It seems, however, rather difficult to perfectly control the width of sub-10-nm GNRs and to avoid line edge roughness (LER). The resulting variations of the ribbon dimensions cannot be captured by a 1D approach and require multidimensional simulation capabilities. Using a three-dimensional (3D), atomistic, quantum mechanical simulator, we investigate the performance limitations of single-gate, 5.1-nm-wide, p-i-n GNR TFETs with a 40 nm gate contact and rough ribbon edges. Through quantitative simulation of realistically extended nonideal structures and statistical sampling of different random configurations we can address the LER issue and provide some insight into the physics that governs this effect.

After a brief description of the simulation approach, we will demonstrate that source-to-drain tunneling leakage through the gate potential barrier (i) increases with LER probability and (ii) strongly limits the ON/OFF current ratios

and SS of devices with a LER probability of 10% to 22 and 70 mV/decade, respectively. The same quantities calculated in an ideal GNR TFET without LER are found to be 6080 for the ON/OFF ratio and 12 mV/decade for SS.

Our 3D, atomistic and ballistic quantum transport solver is based on a wave function approach with open boundary conditions, which is equivalent to the nonequilibrium Green's function formalism but numerically much more efficient. The carbon atoms are described in a single-orbital  $p_z$  tight-binding model<sup>10</sup> with a coupling factor t=-3.0 eV. The insulator layers are modeled as fictitious materials with an infinite band gap and are only characterized by their relative dielectric constant  $\epsilon_r$ . Electrons and holes are injected at different energies from the source and drain contacts to calculate charge density, which is self-consistently iterated with the solution of Poisson equation. Electrons that tunnel from the valence band of the p-doped side of the device into the conduction band of the *n*-doped side contribute to both the current and charge densities.

We consider 5.1-nm-wide (N=21), 90-nm-long armchair graphene nanoribbons with a band gap  $E_g$ =0.25 eV as the active components of single-gate, p-i-n TFETs with a gate length  $L_{g}$ =40 nm. The device structure is sketched in Fig. 1. Single-gate transistors are preferred to double-gate ones because they are easier to fabricate and produce less gate leakage currents through the insulator layers (not considered here).

The GNRs are deposed on a SiO<sub>2</sub> substrate (5 nm taken into account in the simulation domain,  $\epsilon_r$ =3.9) and separated from the gate contact by a 2.35 nm Al<sub>2</sub>O<sub>3</sub> insulator ( $\epsilon_r$ =9.1, equivalent oxide thickness EOT=1 nm). The gate metal work function  $\phi_M$ =4.45 eV is chosen in such a way that the transistor OFF-state is aligned with  $V_{\rm gs}$ =0.0 V. A supply voltage  $V_{\rm DD}$ =0.2 V is applied to minimize power consumption and to make sure that  $V_{\rm bi} + V_{\rm DD} \le 2E_{\rm g}$ , where  $V_{\rm bi}$ =0.27 V is the built-in voltage of the p-i-n structures. This is the necessary condition to shut down the ambipolar tunneling channels in the transistor OFF-state, as can be seen in Fig. 2(a). LER is generated by randomly removing pairs of carbon atoms from the edges of a perfect N=21 armchair ribbon with a probability P comprised between 0% and 10%

a) Electronic mail: mluisier@purdue.edu.



FIG. 1. (Top) Schematic of a p-i-n graphene nanoribbon (GNR) tunneling transistor where the GNR is deposed on a SiO $_2$  insulator layer. The gate contact has a length  $L_{\rm g}$ =40 nm and is separated from the channel by an Al $_2$ O $_3$  layer of thickness  $t_{\rm ox}$ =2.35 nm ( $\epsilon_r$ =9.1, EOT=1 nm). The p-doped source and n-doped drain extensions both measure 25 nm. A thickness  $t_{\rm sub}$ =5 nm of the SiO $_2$  layer is included in the simulation. (Bottom) Example of an armchair GNR with line edge roughness. All the simulated GNRs have a width  $w_{\rm GNR}$ =5.1 nm and a total length  $L_{\rm GNR}$ =90 nm.

in step of 1.25%. <sup>11–13</sup> 90 different GNR samples are simulated at room temperature for each probability P for a total of more than 700 simulations.

The transfer characteristics of an ideal GNR TFET without LER is given in Fig. 3 (solid line with triangles). Such a device exhibits a OFF-current  $I_{\rm off}$ =0.037  $\mu A/\mu m$  ( $I_{\rm d}$  at  $V_{\rm gs}$ =0.0 V and  $V_{\rm ds}$ = $V_{\rm dd}$  normalized with the GNR width), an ON-current  $I_{\rm on}$ =225  $\mu A/\mu m$  ( $I_{\rm d}$  at  $V_{\rm gs}$ = $V_{\rm ds}$ = $V_{\rm dd}$ ), an ON/OFF current ratio of 6080, and a subthreshold swing SS=12 mV/decade. These performances are poorer than those reported in Ref. 5 for a similar device structure but



FIG. 2. (a) Band edges of a GNR tunneling transistor without LER in its off-state ( $V_{\rm gs}$ =0.0 V,  $V_{\rm ds}$ = $V_{\rm DD}$  V). The source Fermi level  $E_{\rm fl}$  is situated 10 meV below the VB edge, the drain Fermi level  $E_{\rm fr}$  10 meV above the CB edge. The total potential drop from source to drain corresponds to the built-in potential  $V_{\rm bi}$ =0.27 eV plus the applied voltage  $V_{\rm DD}$ . (b) Band gap of 5.1-nm-wide graphene nanoribbons composed of identical supercell with a LER probability P between 0 and 10%. Subplots (c) and (d) show the density-of-states of the transistor in its OFF-state without (c) and with (d) LER as well as the conduction and valence band edges. States below the CB and above the VB edges in (d) indicate a reduction of the GNR band gap due to LER.



FIG. 3. Transfer characteristics  $I_{\rm d}$ - $V_{\rm gs}$  at  $V_{\rm ds}$ = $V_{\rm DD}$ =0.2 V of GNR tunneling transistors with line edge roughness. For each probability P, 90 different samples are simulated, the mean current value at each voltage is shown here. The current is normalized with the GNR width  $w_{\rm GNR}$ =5.1 nm.

they are still encouraging. We think that our results are more realistic since we do not assume a 1D geometry and we account for the ambipolar behavior of the GNR TFETs and the leakage through the gate potential barrier.

The inclusion of LER tends to decrease the band gap of the 5.1 nm-wide GNRs due to the presence of atomic layers with N=20 atoms embedded between layers with N=21 elements as illustrated in Fig. 2(b)-2(d). The calculation of the bandstructure of GNRs which are perturbed by various LER probabilities provides some insight into the underlying physics. For that purpose a supercell approach 14 is used and the resulting band gaps are reported in subplot (b). For each probability P a ribbon is constructed by repeating the same unit cell along the transport direction x. These so-called "supercells" are larger than the primitive unit cell of graphene and its four atomic layers and their size is fixed so that by removing two carbon atoms from them the desired LER probability is obtained. For example the supercell corresponding to a LER probability P=10% is composed of 20 atomic layers whose two arbitrary, but consecutive layers have a missing carbon atom. To model a LER probability P=5% the supercell is made of 40 atomic layers. The band gap of the 5.1-nm-wide GNRs calculated using the supercell bandstructure linearly decreases from  $E_{\rm g}$ =0.25 eV to  $E_{\rm g}$ =0.18 eV as P increases from 0 to 10%.

The ribbon band gap is only locally reduced where edge atoms are missing, as shown in Fig. 2(d). If several layers with missing edge atoms are close to each other they form a kind of superlattice structure that eventually contains localized gap states situated below (above) the conduction (valence) band of the ideal structure without line edge roughness. 11,13

This effective band gap reduction leads to an enhancement of the tunneling leakage from source to drain as indicated in Fig. 2(c) and 2(d). Without LER, the conduction band (valence band) edge under the gate contact is higher (lower) than the valence band (conduction band) edge in the source (drain) in the transistor OFF-state so that all the tunneling channels are closed. The presence of LER breaks this condition and opens an upper and lower tunneling leakage channel. This could be partly avoided by reducing the built-in voltage  $V_{\rm bi}$  so that the condition  $V_{\rm bi} + V_{\rm DD} < 2E_{\rm g,red}$ , where  $E_{\rm g,red}$  is the reduced band gap, is still valid, but the



FIG. 4. OFF-current  $(V_{\rm gs}=V_{\rm OFF}=0.0~{\rm V},~V_{\rm ds}=V_{\rm DD}=0.2~{\rm V})$  and ON-current  $(V_{\rm gs}=V_{\rm OFF}+V_{\rm DD},~V_{\rm ds}=V_{\rm DD})$  as function of the LER probability. The average of 90 samples per LER probability and the corresponding error bars of the lowest and highest values are reported. The ON/OFF ratios at P=0 and P=10% are also given.

strength of the electric field at the p-i interface and consequently the ON-current would also decrease.

Figure 3 reports the mean transfer characteristics  $I_{\rm d}$ - $V_{\rm gs}$  of GNR TFETs with different LER probability P. Each curve is the average of 90 randomly generated samples. The evolution of the OFF- and ON-currents as function of P is summarized in Fig. 4 as well as the error bars of the lowest and highest value at each LER probability. The mean OFF-state current rapidly increases when P increases to reach a value  $I_{\rm off}$ =24  $\mu$ A/ $\mu$ m at P=10%. The average ON-current does not go beyond 530  $\mu$ A/ $\mu$ m, reducing the ON/OFF ratio to an unacceptable value of 22. The standard deviation  $\sigma_{\rm off}$  of the OFF-current from its mean value is 14  $\mu$ A/ $\mu$ m at P=10%, while  $\sigma_{\rm on}$  amounts to 70  $\mu$ A/ $\mu$ m.

We have performed 3D simulations of GNR tunneling transistors including line edge roughness. A strong deterioration of the device performances is predicted. LER reduces

the GNR band gap and increases source-to-drain tunneling leakage. It is therefore identified as a crucial design parameter for GNR TFETs that might be even more important in narrow ribbons with  $w_{\rm GNR} < 5$  nm. Furthermore, the large current variations from device to device in addition to the poor ON/OFF current ratios obtained in the presence of LER need to be resolved before GNR TFETs can be used as low power logic gates in integrated circuits.

This work was partially supported by NSF Grant No. EEC-0228390 that funds the Network for Computational Nanotechnology, by NSF PetaApps Grant No. 0749140, by the Nanoelectronics Research Initiative through the Midwest Institute for Nanoelectronics Discovery, and by NSF through TeraGrid resources provided by the National Institute for Computational Sciences (NICS).

<sup>&</sup>lt;sup>1</sup>J. Appenzeller, Y.-M. Lin, J. Knoch, and Ph. Avouris, Phys. Rev. Lett. 93, 196805 (2004).

<sup>&</sup>lt;sup>2</sup>W. Y. Choi, B.-G. Park, J. D. Lee, and T.-J. King Liu, IEEE Electron Device Lett. **28**, 743 (2007).

M. Luisier and G. Klimeck, IEEE Electron Device Lett. (unpublished).
N. Patel, A. Ramesha, and S. Mahapatra, Microelectron. J., 36, 1671,

<sup>&</sup>lt;sup>5</sup>Q. Zhang, T. Fang, H. Xing, A. Seabaugh, and D. Jena, IEEE Electron Device Lett. **29**, 1344 (2008).

<sup>&</sup>lt;sup>6</sup>P. Zhao, J. Chauhan, and J. Guo, Nano Lett. **9**, 684 (2009).

<sup>&</sup>lt;sup>7</sup>D. Jena, T. Fang, Q. Zhang, and H. Xing, Appl. Phys. Lett. **93**, 112106 (2008).

<sup>&</sup>lt;sup>8</sup>X. Wang, Y. Ouyang, X. Li, H. Wang, J. Guo, and H. Dai, Phys. Rev. Lett. 100, 206803 (2008).

<sup>&</sup>lt;sup>9</sup>M. Luisier, G. Klimeck, A. Schenk, and W. Fichtner, Phys. Rev. B 74, 205323 (2006).

<sup>&</sup>lt;sup>10</sup>G. Fiori and G. Iannaccone, IEEE Electron Device Lett. **28**, 760 (2007).

<sup>&</sup>lt;sup>11</sup>Y. Yoon and J. Guo, Appl. Phys. Lett. **91**, 073103 (2007).

<sup>&</sup>lt;sup>12</sup>D. Basu, M. J. Gilbert, L. F. Register, S. K. Banerjee, and A. H. Mac-Donald, Appl. Phys. Lett. **92**, 042114 (2008).

<sup>&</sup>lt;sup>13</sup>Y. Yoon, G. Fiori, S. Hong, G. Iannaccone, and J. Guo IEEE Trans. Electron Devices 55, 2314 (2008).

<sup>&</sup>lt;sup>14</sup>T. B. Boykin, N. Kharche, and G. Klimeck, Phys. Rev. B **76**, 035310 (2007).